# ACC 16C461 Multifunction I/O Control Chip for PC/XT/AT The ACC 16C461 is a multifunction chip designed for motherboards or add-in cards compatible with IBM PC/XT\* and AT\* systems. The ACC 16C461 has an NS 16450 compatible asynchronous communications element to build a serial port and a bidirectional parallel port interface that supports a Centronics type printer and allows the parallel port to receive data from external devices. The ACC 16C461 uses a crystal as the input clock source. #### **Features** - Supports flexible PC/XT and AT port address decoding - 100% compatible with NS 16450/ NS 8250 UART - One full-duplex asynchronous receiver/transmitter - Programmable serial interface characters - Supports single crystal clock input - Programmable baud rate for each receiver and transmitter - Full modem control functions - Double buffering in character mode - False start bit detection - Centronics printer interface - Parallel port extended mode supports bidirectional input and output - Parallel port supports readable interrupt pending status - Direct drive for parallel port interface - 68-pin PLCC package ### **Block Diagram** <sup>\*</sup> Trademarks of International Business Machines # Pin Diagram # **Pin Descriptions** | Symbol | Pin | I/O | Pin Description | |----------------------------------------|----------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | /LPTOE | 1 | I | When low, the Parallel data output enable signal enables the Write Data Register to the PD0-7 lines, putting the PD0-7 lines in a high impedence state. A high state allows these pins to be used as inputs. /LPTOE is usually tied low for line printer operation. | | XIN | 4 | I | External clock input. Connects the main timing reference to the UART. | | XOUT | 5 | 0 | External clock output. Connects the main timing reference to the UART. | | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6 | 14<br>15<br>16<br>17<br>18<br>19<br>20<br>21 | I/O | CPU Data Bus bit. | | /RTS | 24 | 0 | Request to send. When low, informs the modem or data set that UART is ready to send data. | | /DTR | 25 | 0 | Data terminal ready. When low, /DTR informs the modem or data set that the UART is ready to receive data. | | SOUT | 26 | 0 | Serial data output. | | /CTS | 28 | I | Clear to send. When low, indicates that the modem or data set is ready to receive data. | | /DCD | 29 | I | Data carrier detect. When low, indicates the modem or data set has detected a data carrier. | | /RI | 30 | I | Ring indicator. When low, indicates a telephone ringing signal has been detected by the modem or data set. | | /DSR | 31 | 1 | Data set ready. When low, indicates that the modem or data set is ready to establish the communication link and transfer data with the UART. | | /CSSE | 32 | I | Serial port select. When this signal is low, the serial port is selected. | # **Pin Descriptions** | Symbol | Pin | I/O | Pin Description | |------------------------------------------------------|----------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0<br>A1<br>A2 | 35<br>34<br>33 | 1 | CPU address bus bit. | | /IOW | 36 | l | I/O write strobe. When this signal is low, the CPU can write data to the UART or the parallel port. | | /IOR | 37 | l | I/O read strobe. When this signal is low, the CPU can read status information or data from the UART or the parallel port. | | /CSPA | 38 | t | Parallel port select. When this signal is low, the parallel port is selected. | | /RESET | 39 | I | When low, this input forces the ACC 16C461 into an idle mode which suspends all serial data activities. The Modem Control register and its output are cleared. The Line Status register is cleared except for the THRE and TEMT bits which are set. All functions of the device remain in an idle state until programmed to resume serial data activities. | | SIN | 41 | ı | Serial data input from the modem or data set. | | BDO | 44 | 0 | Bus buffer output. BDO is high when the serial port or the parallel port is read. | | INTSE | 45 | 0 | Serial port interrupt. | | PD0<br>PD1<br>PD2<br>PD3<br>PD4<br>PD5<br>PD6<br>PD7 | 53<br>52<br>51<br>50<br>49<br>48<br>47<br>46 | I/O | Parallel port Data Bus bit. | | /STROBE | 55 | 1/0 | Printer strobe. When low, clocks data into the printer. | | /AUTOFD | 56 | 1/0 | Printer autofeed. When low, causes a line feed after each line is printed. | | /INIT | 57 | I/O | Printer initialize. When low, the printer starts the initialization routine. | # **Pin Descriptions** | Symbol | Pin | I/O | Pin Description | |--------|--------------------------------------|--------|-------------------------------------------------------------------------------| | /SLIN | 58 | I/O | Printer select. When low, selects the printer. | | INTPA | 59 | 0 | Parallel port interrupt. | | /ERROR | 63 | 1 | Printer error. When low, indicates a printer error. | | SLCT | 65 | 1 | Printer selected. When high, indicates that the printer is selected. | | BUSY | 66 | 1 | Printer busy. When high, indicates that the printer cannot accept data. | | PE | 67 | I | End of paper. When high, indicates that the printer detects an end of paper. | | /ACK | 68 | ı | Printer acknowledge. When high, indicates that the printer has received data. | | vcc | 3, 23, 40 | , 64 | +5 volt supply | | VSS | 2, 6, 7, 8<br>13, 22, 2<br>43, 54, 6 | 7, 42, | Ground | | N.C. | 10, 11, 1 | 2, 60 | | ### **Functional Description** The ACC 16C461 is a single device solution that serves one serial port and one bidirectional parallel port for the IBM PC/XT and AT compatible systems. The serial port interface converts data from peripheral devices or modems from serial-indata to parallel-out-data. Data transmitted from the CPU is converted from parallel-in-data to serial-out-data. The status of the parallel/asynchronous receiver transmitter can be read during any CPU operation. Status includes type and condition of the transfer operations in progress, and error conditions. The ACC 16C461 provides a bidirectional parallel data port that supports a parallel Centronics type printer. Information received from the serial communications port can be printed from the parallel/asynchronous receiver transmitter. The parallel port and serial port together, provide PC/AT compatible computers with a single device serving two system ports. The ACC 16C461 uses a crystal as the input clock source. The ACC 16C461 can be connected to standard parallel and serial connectors on either an XT and AT compatible system. The external components required include a high powered driving device. Refer to Figure 1 for a block diagram of application circuitry. 9-pin Serial Port Figure 1 Application Circuitry Block Diagram - ACC 16C461 #### **Serial Port Interface** The serial port interface has three types of internal registers: Control, Status, and Data registers. #### **Control registers** Bit Rate Select Register DLL (Divisor Latch LSB) Bit Rate Select Register DLM (Divisor iLatch MSB) Line Control Register Interrupt Enable Register Interrupt Identification Register Modem Control Register #### Status registers Line Status Registers Modem Status Register #### **Data registers** Receiver Buffer Register Transmitter Holding Register Scratch Register Table 1 summarizes the serial port registers. Table 1 Serial Port Register Summary | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------------|------------------------------------|---------------------------|--------------------------------------------------|--------------------------|----------------------------------------------|---------------------------------------------------|-----------------------------------|----------------------------------------------------------| | Receiver<br>Buffer Register<br>(read only) | Data<br>Bit 7<br>(MSB) | Data<br>Bit 6 | Data<br>Bit 5 | Data<br>Bit 4 | Data<br>Bit 3 | Data<br>Bit 2 | Data<br>Bit 1 | Data<br>Bit 0<br>(LSB) | | Transmitter<br>Holding Register<br>(write only) | Data<br>Bit 7 | Data<br>Bit 6 | Data<br>Bit 5 | Data<br>Bit 4 | Data<br>Bit 3 | Data<br>Bit 2 | Data<br>Bit 1 | Data<br>Bit 0 | | Divisor Latch (LS) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Divisor Latch (MS) | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Interrupt<br>Enable<br>Register | 0 | 0 | 0 | 0 | Enable<br>Modem<br>Status<br>Interrupt | Enable<br>Receiver<br>Line<br>Status<br>Interrupt | mitter<br>Holding | Enable<br>Received<br>Data<br>Avail-<br>able<br>Interrpt | | Interrupt<br>Identification<br>Register | 0 | 0 | 0 | 0 | 0 | Interrupt<br>ID<br>Bit 1 | Interrupt<br>ID<br>Bit 0 | "0" 1F<br>Interrpt<br>Pending | | Line<br>Control<br>Register | Divisor<br>Latch<br>Address<br>Bit | Set<br>Break | Stick<br>Parity | Even<br>Parity<br>Select | Parity<br>Enable | Number<br>of<br>Stop<br>Bits | Word<br>Length<br>Select<br>Bit 1 | Word<br>Length<br>Select<br>Bit 0 | | Modem<br>Control<br>Register | 0 | 0 | 0 | Loop | Interrupt<br>Enable | not<br>used | Request<br>to<br>Send | Data<br>Terminal<br>Ready | | Line<br>Status<br>Register | 0 | Trans-<br>mitter<br>Empty | Trans-<br>mitter<br>Holding<br>Register<br>Empty | Break<br>Interrupt | Framing<br>Error | Parity<br>Error | Overrun<br>Error | Data<br>Ready | | Modem<br>Status<br>Register | Data<br>Carrier<br>Detect | Ring<br>Indicator | Data<br>Ready<br>Set | Clear<br>to<br>Send | Delta<br>Receive<br>Line<br>Signal<br>Detect | Trailing<br>Edge<br>Ring<br>Indicator | Delta<br>Data<br>Set<br>Ready | Delta<br>Clear<br>to<br>Send | | Scratch Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Address, Read, and Write inputs are used with the Divisor Latch Access bit (DLAB) in the Line Control register bit 7 [LCR(7)] to select the register to be read or written. Refer to Table 2 for register select states. ### Line Control Register (LCR) The Line Control Register controls the format of a data character. The contents of the LCR can be read precluding the need to store line characteristics in system memory. Table 3 contains the contents of the Line Control register. Table 2 Serial Port Internal Register Selection | DLAB | A2 | A1 | A0 | Register | |------|----|----|----|-----------------------------------------------| | 0 | 0 | 0 | 0 | Receiver buffer register (read only) | | 0 | 0 | 0 | 0 | Transmitter holding register (write only) | | 0 | 0 | 0 | 1 | Interrupt enable register | | X | 0 | 1 | 0 | Interrupt identification register (read only) | | X | 0 | 1 | 1 | Line control register | | X | 1 | 0 | 0 | Modem control register | | X | 1 | 0 | 1 | Line status register | | X | 1 | 1 | 0 | Modem status register | | X | 1 | 1 | 1 | Scratch register | | 1 | 0 | 0 | 0 | Divisor latch (LSB) | | 1 | 0 | 0 | 1 | Divisor latch (MSB) | x = Don't care Note that the serial port is accessed only when /CSSE is low. Table 3 Line Control Register | Bit | | Function | 1 | Logic 1 | Logic 0 | |---------|---------------|--------------------|------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | , | Word len | gth select Bit 0 | | | | 1 | 1 | Word len | gth select Bit 1 | | | | 2 | ; | Stop bit | select | 1.5 or 2 stop | bits 1 stop bit | | 3 | ١ | Parity en | able | Enabled | Disabled | | 4 | 1 | Even par | ity select | Even parity | Odd parity | | 5 | ; | Stick par | ity | Enabled | Disabled | | 6 | ; | Set breal | k | Enabled | Disabled | | 7 | I | Divisor la | tch access bit | | | | Bit 0-1 | char<br>the f | acter is posterion | of bits in each serial programmed according to states. (0) Word length 5 bits 6 bits 7 bits 8 bits | Bit 2 | Specifies the number of stop bits in each character transmitted. If Bit 2 = 0, one stop bit is generated or checked in the transmitted data. If Bit 2 = 1 when a 5-bit word is selected, 1.5 stop bits are generated. If Bit 2 = 1 when a 6-, 7- or 8-bit word is selected, two stop bits are generated. The receiver checks the first stop bit only, regardless of the number of bits selected. | - Bit 3 When high, generates and checks a parity bit between the last data word bit and stop bit of the serial data. - Bit 4 When parity is enabled (Bit 3 = 1), and Bit 4 = 0, odd parity is selected. When parity is enabled and Bit 4 = 1, even parity is selected. - Bit 5 When parity is enabled and Bit 5 = 1, a parity bit is transmitted and received in the opposite state from the state indicated by Bit 4. Parity can therefore be forced to a known state and the receiver can check the parity bit in a known state. - Bit 6 When set to 1, serial output is forced to the spacing (logic 0) state. The break is disabled when this bit is set to 0. Bit 6 acts only on serial output and has no effect on the transmitting logic. Bit 6 enables the CPU to alert a terminal in a computer system. If the following sequence is used, erroneous or extraneous characters are not transmitted because of the break. - 1. Load an all zeros pad character in response to Line Status register Bit 5. - 2. Set break in response to the next Line Status register Bit 5. - 3. Wait for the transmitter to become idle (Line Status register Bit 6), and clear break when normal transmission must be restored. Bit 7 Must be set high to access the Divisor latches DLL and DLM of the Baud rate generator during a read or write operation. This bit must be input low to access the Receiver buffer, the Transmitter holding, or the Interrupt enable registers. #### Line Status Register (LSR) The Line Status Register is usually the first register read by the CPU to determine the cause of an interrupt or to poll the status of the serial port interface. Refer to Table 4 for bit definitions. Bits 1-4 are the error conditions that produce a Receiver Line Status interrupt (priority 1 interrupt in the Interrupt Identification register). This interrupt is enabled by setting the Interrupt Enable register Bit 2 to 1. Bits 1-4 are cleared when the Line Status register is read. Bits 1-3 are the three error flags that provide the status of an error condition detected in the receiver circuitry: Overrun error, Framing error, and Parity error. Error flags are set high by an error condition when stop bits are received. Table 4 Line Status Register | Bit | Function | Logic 1 | Logic 0 | |-----|-------------------------------------------|---------|-----------| | 0 | Data ready (DR) | Ready | Not ready | | 1 | Overrun error (OE) | Error | No error | | 2 | Parity error (PE) | Error | No error | | 3 | Framing error (FE) | Error | No error | | 4 | Break interrupt (BI) | Break | No break | | 5 | Transmitter holding register empty (THRE) | Empty | Not empty | | 6 | Transmitter empty (TEMT) | Empty | Not empty | | 7 | Not used | . • | . , | - Bit 0 This bit is set high when an incoming character is received and transferred into the Receiver Buffer register. When the CPU reads the data in the Receiver Buffer register, Bit 0 is reset low. - Bit 1 Overrun error means that the Receiver Buffer register was not read by the CPU before the next character was transferred into the Receiver Buffer register, overwriting the previous character. This bit is reset when the CPU reads the contents of the Line Status register. - Bit 2 A parity error means that the last character received had a parity error based on the programmed and calculated parity of the received character (Line Control register Bit 4). This bit is set high when a parity error is detected, and reset low when the CPU reads the contents of the Line Status register. - Bit 3 A framing error means that the last character received had incorrect (low) stop bits (caused when the required stop bit is absent or by a stop bit too short to be detected). This bit is high when the stop bit following the last data bit or parity bit is detected as a zero bit (spacing level). This bit is reset low when the CPU reads the contents of the Line Status register. - Bit 4 This bit indicates that the last character received was a break character. A break character is defined as an invalid but complete data character, including - parity and stop bits. This bit is set high when the received data input is held in the spacing (logic 0) state for a longer time than a full word transmission time (start bit + data bits + parity + stop bits). Bit 4 is reset when the CPU reads the contents of the Line Status register. - Bit 5 This bit indicates that the Transmitter Holding register is empty and can receive another character. If the interrupt is enabled (Interrupt Enable register Bit 1), this bit when active causes an interrupt. The interrupt is cleared when the Interrupt Identification register is read. Bit 5 is set high when a character is transferred from the Transmitter Holding register into the Transmitter Shift register. This bit is reset low when the CPU loads the Transmitter Holding register. Bit 5 is NOT reset when the CPU reads the Line Status register. - Bit 6 This bit is set high when the Transmitter Holding register and the Transmitter Shift register are both empty. When a character is loaded into the Transmitter Holding register, this bit is set low and remains low until the character is transferred out of SOUT (Serial output pin). Bit 6 is NOT reset when the CPU reads the Line Status register. - Bit 7 This bit is always zero. #### **Modem Control Register (MCR)** The Modem Control Register controls the interface with the modem or data set. This register can be read or written. Table 5 contains Modem Control register bit definitions. Table 5 Modem Control Register | Bit | Function | |-----|---------------------------| | 0 | Data terminal ready (DTR) | | 1 | Request to send (RTS) | | 2 | Not used | | 3 | Interrupt enable | | 4 | Loopback | | 5 | 0 | | 6 | 0 | | 7 | 0 | - Bit 0 When set to 1, the Data terminal ready (/DTR) output is forced to a logic 0. When this bit is reset to a logic 0, /DTR output is forced to a logic 1. - Bit 1 When set to 1, the Request to send (/RTS) output is forced to a logic 0. When this bit is reset to a logic 0, /RTS toutput is forced to a logic 1. - Bit 3 When set high, Serial port interrupt (INTSE) output is enabled. - Bit 4 This bit provides a local loopback feature to perform diagnostic testing of the channel. When set high, SOUT is set to the marking state (logic 1), and the receiver data input Serial Input (SIN) is disconnected. The output of the Transmitter Shift register is looped back into the Receiver Shift register input. The four modem control inputs are disconnected. Modem control outputs are connected to the four modem control inputs internally. Modem control output pins are forced to the high (inactive state). In the diagnostic mode, data transmitted is received immediately so the processor can verify the transmit and receive data paths of the selected serial port. Bits 5-7 Permanently set to logic 0. #### Modem Status Register (MSR) The Modem Status Register provides the CPU with the status of the modem input lines from the modem or peripheral devices. The CPU can read the serial port modem signal inputs by accessing the data bus interface of the ACC 16C461. Four bits in this register indicate if the modem inputs have changed since the last read of the Modem status register. These bits are set high when a control input from the modem changes state. When the CPU reads the Modem Status register, these bits are reset low. The /CTS, /DSR, /RI and /DCD signals are the modem input lines for the channel. Bits 4 through 7 are status indications of these lines. If the modem status interrupt in the Interrupt Enable register Bit 3 is enabled, a change of state in a modem input signals is reflected by the modem status bits in the IIR register and an interrupt is generated. The Modem Status register is a priority 4 interrupt. Refer to Table 6 for bit definitions. Note that the state of the status bit is an inverted version of the actual input pin. Table 6 Modem Status Register | Bit | Function | | | | | |--------|------------------------------------------------------------------------------------|--|--|--|--| | | railctoii | | | | | | 0 | Delta clear to send | | | | | | 1 | Delta data set ready | | | | | | 2 | Trailing edge of ring indicator | | | | | | 3<br>4 | Delta data carrier detect Clear to send | | | | | | 5 | Data set ready | | | | | | 6 | Ring indicator | | | | | | 7 | Data carrier detect | | | | | | Bit 0 | Indicates that /CTS input to the serial | | | | | | | port interface has changed state since | | | | | | | the last time it was read by the CPU. | | | | | | Bit 1 | Indicates that /DSR input to the serial | | | | | | | port interface has changed state since | | | | | | | the last time it was read by the CPU. | | | | | | Bit 2 | Indicates that /RI input to the serial port | | | | | | | interface has changed state since the | | | | | | | last time it was read by the CPU. Low | | | | | | | to high transitions on Bit 6 do not activate this bit. | | | | | | | activate this bit. | | | | | | Bit 3 | Indicates that /PCP input to the serial | | | | | | | port interface has changed state since | | | | | | | the last time it was read by the CPU. | | | | | | Bit 4 | This bit is the complement of /CTS | | | | | | | input from the modem. This input tells | | | | | | | the serial port that the modem is ready | | | | | | | to receive data from he transmitter output of the serial port. If the serial | | | | | | | port interface is in loop mode (Modem | | | | | | | Control register Bit 4 = 1), this bit is | | | | | | | equivalent to Modem Control register | | | | | | | Bit 1 (request to send). | | | | | | Bit 5 | This bit is the complement of /DSR | | | | | | | input from the modem to the serial | | | | | | | port. This input tells the CPU that the | | | | | | | modem is ready to provide received | | | | | | | data to the serial port receiver circuitry. If the channel is in loop mode (Modem | | | | | | | ii the chariner is in loop mode (wodem | | | | | Control register Bit 4 = 1), this bit is equivalent to Modem Control register Bit 0 (data terminal ready). - Bit 6 This bit is the complement of the /RI pin. If the channel is in loop mode (Modem Control register Bit 4 = 1), this bit is not connected in the Modem Control register. - Bit 7 This bit is the complement of receiver line detect signal input and is equivalent to Modem control register Bit 3. Modem status inputs reflect the modem input lines with any change of status. Reading the Modem Status register clears the delta modem status indications but does not affect the status bits. The status bits reflect the state of the input pins regardless of mask control signals. If bits 0-3 are true, and a state change occurs during a read operation, the state change is no reflected in the Modem Status register. If bits 0-3 are false, the state change is indicated after the read. Setting status bits is inhibited for the Line Status register and Modem Status register during status read operations. If a status condition is generated during a CPU read, the status bit is not set until the trailing edge of the read. If a status bit is set during a read operation, and the same status condition occurs, that status bit is cleared at the trailing edge of the read instead of being set again. #### **Programmable Baud Rate Generator** The ACC 16C461 serial port interface contains a programmable Baud Rate Generator that divides the clock from DC to 3.1 MHz. Any divisor from 1 to $2^{16-1}$ can be used. The output frequency of the baud generator is 16X the data rate [divisor # = clock + (baud rate x 16)]. The divisor is stored in a 16-bit binary format by two 8-bit divisor latch registers. These divisor latch registers must be loaded during initialization. A 16-bit baud counter is immediately loaded after either of the divisor latches is loaded to prevent long counts on initial load. The ACC 16C461 serial port receiver circuitry is programmable for 5, 6, 7 or 8 data bits per character. Word with less than eight bits are right justified, LSB = Data Bit 0, which is the first data bit received. Unused bits in a character less than eight bits are output low to the parallel output by the serial port. Data received at the SIN (serial input) pin is shifted into the Receiver Shift Register by the clock (16X) provided at the XIN input. Based on the position of the start bit, this clock is synchronized to the incoming data. When a complete character is shifted into the Receiver Shift register, the assembled data bits are loaded in parallel into the Receiver Buffer Register (RBR). The Data Ready flag in the Line Status register is set. The Transmitter Holding Register (THR) and Receiver Buffer Register are data registers that hold from five to eight bits of data. If fewer than eight data bits are transmitted, bit 0 is always the first serial data bit received and transmitted. Data registers are buffered twice to allow read and write operations to be executed at the same time the UART is converting parallel to serial and serial to parallel. The data received is buffered twice to permit continuous data reception without loss of data. As the Receiver Shift register is shifting a new character into the serial port, the Receiver Buffer register is holding a previously received character for the CPU. If data in the Receiver Buffer register is not read before complete reception of the next character, the data in the Receiver register goes low. The overrun condition is flagged by an Overrun error (Bit 1 of the Line Status register). Table 7 contains Receiver Buffer Register bit definitions. Table 7 Receiver Buffer Register | Bit | Function | | |-----|------------|--| | 0 | Data Bit 0 | | | 1 | Data Bit 1 | | | 2 | Data Bit 2 | | | 3 | Data Bit 3 | | | 4 | Data Bit 4 | | | 5 | Data Bit 5 | | | 6 | Data Bit 6 | | | 7 | Data Bit 7 | | The Transmitter Holding Register holds parallel data from the data bus until the Transmitter Shift register is empty and ready to accept a new character. The receiver word length and transmitter and number of stop bit are the same. If the character has less than eight bits, unused bits are ignored by the transmitter at the microprocessor data bus. Table 8 contains the bit definitions of the Transmitter Holding register. Table 8 Transmitter Holding Register | Bit | Function | | |-----|--------------|--| | 0 | Data Bit 0 * | | | 1 | Data Bit 1 | | | 2 | Data Bit 2 | | | 3 | Data Bit 3 | | | 4 | Data Bit 4 | | | 5 | Data Bit 5 | | | 6 | Data Bit 6 | | | 7 | Data Bit 7 | | <sup>\*</sup> Bit 0 is the first serial data bit transmitted. #### Scratch Register (SR) The Scratch Register is an 8-bit Read/Write register. This register does not affect either channel in the ACC 16C461. It is used by programmers to hold data temporarily. Table 9 contains bit definitions. Table 9 Scratch Register | Bit | Function | | |-----|------------|--| | 0 | Data Bit 0 | | | 1 | Data Bit 1 | | | 2 | Data Bit 2 | | | 3 | Data Bit 3 | | | 4 | Data Bit 4 | | | 5 | Data Bit 5 | | | 6 | Data Bit 6 | | | 7 | Data Bit 7 | | | | | | #### Interrupt Identification Register (IIR) The Interrupt Identification Register has the interrupt capability to interface to current microprocessors. The serial port interface prioritizes interrupts into four levels to minimize software overhead during data character transfer. The four levels of interrupt conditions include | Priority 1 | Receiver Line Status | |------------|------------------------------| | Priority 2 | Received Data Ready | | Priority 3 | Transmitter Holding Register | | | Empty | | Priority 4 | Modem Status | The Interrupt Identification register stores information that an interrupt is pending and the type of interrupt. When addressed during chip select time, this register indicates the highest priority interrupt pending. No other interrupts are acknowledged until the CPU services this interrupt. Table 10 contains Interrupt Identification register bit definitions. Table 11 contains IIR interrupt identification, set and reset information. Table 10 Interrupt Identification Register | Bit | Function | | | | | |-------|-------------------------------------------------------------------|--|--|--|--| | 0 | Indicates a pending interrupt Identifies highest priority pending | | | | | | 3-7 | 0 | | | | | | Bit 0 | Indicates if an interrupt is pending. | | | | | Bit 0 Indicates if an interrupt is pending. When this bit is low, an interrupt is pending and the register contents can be used as a pointer to the appropriate interrupt service routine. When this bit is high, no interrupt is pending. Bits 1-2 Identify the highest priority interrupt pending. Bits 3-7 Must be set to 0. Table 11 IIR Interrupt ID, Set and Reset | Interrupt Identification | | | n | Interrupt Set a | Interrupt Set and Reset Functions | | | | |--------------------------|-------|-------|-------------------|-------------------------|-----------------------------------|-------------------------------------------------------|--|--| | Bit2 | Bit 1 | Bit 0 | Priority<br>Level | Interrupt<br>Flag | Interrupt<br>Source | Interrupt<br>Reset Control | | | | x | x | 1 | | None | None | | | | | 1 | 1 | 0 | 1 | Receiver line status | OE, PE<br>FE, or BI | LSR Read | | | | 1 | 0 | 0 | 2 | Received data available | Received data available | RBR Read | | | | 0 | 1 | 0 | 3 | THRE | THRE | IIR Read if THRE is the interrupt source or THR write | | | | 0 | 0 | 0 | 4 | Modem status | /CTS, /DSR.<br>/RI, /DCD | MSR Read | | | x = not defined #### Interrupt Enable Register (IER) The Interrupt Enable Register is a write register that enables the four serial port interrupts independently. The interrupts activate the interrupt output. All interrupts are disabled by resetting Bits 0-3 of this register. Interrupts are enabled by setting the appropriate bits of this register high. When interrupts are disabled, the Interrupt Identification register and the active (high) INTSE signal is inhibited. All other system functions operate normally, including the setting of the Line Status register and the Modem Status register. Table 12 contains Interrupt Enable register bit definitions. Table 12 Interrupt Enable Register | Bit | Function | |-------|---------------------------------------------------------------| | 0 | Received Data Available interrupt | | 1 | Transmitter holding register empty interrupt | | 2 | Receiver line status interrupt | | 3 | Modem Status interrupt | | 4-7 | Must be set to logic 0 | | Bit 0 | Received Data Available interrupt. 1 = Enables 0 = Disables | | Bit 1 | Transmitter holding register empty interrupt. | | | 1 = Enables<br>0 = Disables | Bit 2 Receiver line status interrupt. 1 = Enables 0 = Disables Bit 3 Modern Status interrupt. 1 = Enables 0 = Disables Bits 4-7 Must be set to logic 0. #### **Transmitting** The serial port interface transmitting function includes the Transmitter Holding register, Transmitter Shift register, and the associated control logic. Bits 5 and 6 in the Line Status Register indicate the status of the Transmitter Holding register and the Transmitter Shift register. To transmit a 5- to 8-bit word, the word is written to the Transmitter Holding register through D0-D7. The microprocessor performs a write operation only if it is transmitted. Bit 5 of the Line Status register is high when the word is automatically transferred from the Transmitter Holding register to the Transmitter Shift register when the start bit is transmitted. When the transmitter is idle, Bits 5 and 6 of the Line Status register are high. The first word written causes Bit 5 to be reset to zero. After the transfer, Bit 5 return high. Bit 6 remains low while the data word is transmitted. If a second character is transmitted to the Transmitter Holding register, Bit 5 of the Line Status register is reset low. Because the data word cannot be transferred from the Transmitter Holding register to the Transmitter Shift register until its empty, Bit 5 of the Line Status register remains low until the word is completely transmitted. When the last word is transmitted out of the Transmitter Shift register, Bit 6 of the Line Status register is set high. Bit 5 of the Line Status register is set high one transfer time later. #### Receiving Serial asynchronous data is input into SIN (Serial Input pin). The idle state of the line providing the input into the SIN pin is high. Start bit detection circuitry continually searches for a high to low transition. When a transition is detected, a counter is reset. Count is the 16X clock to 7 1/2, which is the center of the start bit. If the SIN signal is still low at the mid-bit sample of the start bit, the start bit is considered valid. By verifying the start bit, the receiver is prevented from assembling a false data character caused by a low going noise spike on the Serial Input pin. The Line Control register determines the number of data bits in a character, the number of stop bits, if parity is used, and the polarity of parity. The Line Status register provides status for the receiver to the Receiver Buffer register. The data received (indicated by Bit 0 of the Line Status register) is set high. The CPU reads the Receiver Buffer register through D0-D7. This read resets Bit 0 of the Line Status register. If D0-D7 are not read before a new character transfer from the Receiver Status register to the Receiver Buffer register, the overrun error status bit is set (Line Status register Bit 1). The parity check looks for even or odd parity on the parity bit which precedes the first stop bit. The parity error is set in Line Status register Bit 2 if an error is detected. If the stop bit is not high, a framing error is indicated by Line Status register Bit 3. The center of the start bit is defined as clock count 7 1/2. If the data received by the Serial Input pin is a symmetrical square wave, the center of the data cells occurs within +/- 3.125% of the mid-point. This is a 46.875% error margin. The start bit can begin as much as one 16X clock cycle before it is detected. #### **Baud Rate Generator** The Baud Rate generator generates clocking for the UART function and provides standard ANSI/CCITT bit rates. An external clock into CLK provides the oscillator driving the Baud Rate generator. The Divisor Latch registers DLL and DLM, and external frequency determine the data rate. The bit rate is selected by programming the two divisor latches. When DLL is set to 1, and DLM is set to 0, the divisor divides by 1 (provides maximum baud rate for a given input frequency at the CLK input). The Baud Rate generator can use three different frequencies, 1.8432 MHz, 2.4576 MHz, or 3.072 MHz, to provide standard baud rates. With these frequencies, standard bit rates from 50 to 38.5 kbps are available. Refer to Tables 13, 14, and 15 standard baud rates with these frequencies. Table 13 Baud Rates for 1.8432 MHz Clock | Baud Rate | Divisor | Percent Error | |-----------|---------|---------------| | 50 | 2304 | - | | 75 | 1536 | - | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | - | | 300 | 384 | - | | 600 | 192 | - | | 1200 | 96 | - | | 1800 | 64 | - | | 2000 | 58 | 0.69 | | 2400 | 48 | - | | 3600 | 32 | - | | 4800 | 24 | - | | 7200 | 16 | - | | 9600 | 12 | - | | 19200 | 6 | - | | 38400 | 3 | - | | 56000 | 2 | 2.86 | Table 14 Baud Rates for 2.4576 MHz Clock | Baud Rate | Divisor | Percent Error | |-----------|---------|---------------| | 50 | 3072 | _ | | 75 | 2048 | - | | 110 | 1396 | 0.026 | | 134.5 | 1142 | 0.0007 | | 150 | 1024 | - | | 300 | 512 | - | | 600 | 256 | - | | 1200 | 128 | • | | 1800 | 85 | 0.392 | | 2000 | 77 | 0.260 | | 2400 | 64 | - | | 3600 | 43 | 0.775 | | 4800 | 32 | - | | 7200 | 21 | 1.587 | | 9600 | 16 | - | | 19200 | 8 | - | | 38400 | 4 | - | Table 15 Baud Rates for 3.072 MHz Clock | Baud Rate | Divisor | Percent Error | |-----------|---------|---------------| | 50 | 3840 | - | | 75 | 2560 | - | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | - | | 300 | 640 | - | | 600 | 320 | - | | 1200 | 160 | - | | 1800 | 107 | 0.312 | | 2000 | 96 | - | | 2400 | 80 | - | | 3600 | 53 | 0.628 | | 4800 | 40 | - | | 7200 | 27 | 1.23 | | 9600 | 20 | - | | 19200 | 10 | - | | 38400 | 5 | - | #### Resetting The /RESET input must be held low for 500 ns to reset the ACC 16C461 circuits to an idle mode until initialization. A low state on the /RESET signal causes the following events. - 1. Initializes the transmitter and receiver internal clock counters. - 2. Clears the Line Status register except Bits 5 and 6 which are set. Also clears the Modem Control register. All discrete lines, memory elements and logic associated with these registers are also cleared or turned off. The Line Control register, Divisor latches, Receiver Buffer register and Transmitter Buffer register are not affected. After the rest condition is removed, the ACC 16C461 remains idle until programmed. A hardware reset sets Bits 5 and 6 of the Line Status register. When interrupts are enabled, Bit 5 activates the interrupt. Refer to Table 16 for summary of reset effects. Table 16 Reset Summary | Register/Signal | Reset Control | Reset | |-------------------------------------|--------------------------|------------------------------------------------------------| | Interrupt Enable reg | Reset | All bits low (0-3 forced and 4-7 permanent) | | Interrupt Identification reg | Reset | Bit 0 is high, Bits 1-2 low,<br>Bits 3-7 are permantly low | | Line Control reg | Reset | All bits low | | Modem Control reg | Reset | All bits low | | Line Status reg | Reset | Bits 0-4 and 7 are low, Bits 5-6 high | | Modem Status reg | Reset | Bits 0-3 low, Bits 4-7 input signal | | Serial Output (SOUT) | Reset | High | | Interrupt (Receiver line status) | Read LSR/Reset | Low | | Interrupt (Receiver data available) | Read RBR/Reset | Low | | Interrupt (THRE) | Read IIR/Write THR/Reset | Low | | Interrupt (Modem Status) | Read MSR/Reset | Low | | /RTS | | Reset High | | /DTR | | Reset High | #### **Programming** Each serial port is programmed by the following control registers: Bit Rate Select Register DLL (Division Latch LSB) Bit Rate Select Register DLM (Division Latch MSB) Line Control Register Interrupt Enable Register Modem Control Register The control word define the character length, number of stop bits, parity, baud rate and modem interface. The control register can be written in any order, but the IER must be written last because it controls interrupt enables. After the serial port is programmed and operational, these registers can be updated whenever the serial port is NOT transmitting or receiving data. #### **Software Reset** A software reset returns the serial port to a completely known state without performing a system reset. A software reset is accomplished by writing to the Line Control register, Divisor latches, and Modem Control register. The Line Status register and Receiver Buffer register must be read before enabling interrupts to clear out residual data or status bits which can be invalid for subsequent operations. #### **Parallel Port Interface** The ACC 16C461 parallel port interface provides compatibility for a Centronics type printer. When the /CSPA signal is low, the parallel port is selected. Table 17 lists the registers associated with the parallel port interface. The microprocessor reads information on the parallel bus through Read Data register. The read and write functions of a register are controlled by the state of the read pin (/IOR) and write pin (/IOW). The microprocessor reads the status of the printer in the five most significant bits of the Read Status register. Table 18 contains the bit definitions for this register. Table 17 Parallel Port Interface Register Summary | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|-------|-------|-------|--------|--------|-------|--------|--------| | Read Data | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Read Status | /BUSY | /ACK | PE | SLCT | /ERROR | 1 | 1 | 1 | | Read Control | 1 | 1 | 1 | IRQENB | SLIN | /INIT | AUTOFD | STROBE | | Write Data | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Write Control | 1 | 1 | 1 | IRQENB | SLIN | /INIT | AUTOFD | STROBE | Table 18 Read Status Register | Bit | Function | | |-----|----------------|--| | 0 | 1 | | | 1 | 1 | | | 2 | 1 | | | 3 | Error | | | 4 | Printer select | | | 5 | Paper Empty | | | 6 | Acknowledge | | | 7 | Printer busy | | The Read Control Register is for reading the state of the control lines. The Write Control Register sets the state of the control lines. Table 19 contains the bit definitions for the Write Control Register. Table 19 Write Control Register | Bit | Function | |-----|------------------------------------------| | | | | 0 | Strobe to inform the printer of the | | | presence of a valid byte on the parallel | | | bus | | 1 | Autofeed the paper | | 2 | Initialize the printer | | 3 | Select IN | | 4 | Interrupt enable | | 5 | Must be set to 1 | | 6 | Must be set to 1 | | 7 | Must be set to 1 | The Microprocessor can write a byte to the parallel bus through the Write Data Register. #### Decoder The parallel port address decoder selects registers according to the states of the signals listed in Table 20. Table 20 Address Decoder Register Selection | | | ignals<br>W /CS | Register Selected | | | |---|---|-----------------|-------------------|---|---------------------| | | | <u></u> | | 5 | | | 0 | 1 | 0 | 0 | 0 | Read Data register | | 0 | 1 | 0 | 0 | 1 | Read Status | | | | | | | register | | 0 | 1 | 0 | 1 | 0 | Read Control | | | | | | | register | | 0 | 1 | 0 | 1 | 1 | Invalid | | 1 | 0 | 0 | 0 | 0 | Write Data register | | 1 | 0 | 0 | 0 | 1 | Invalid | | 1 | 0 | 0 | 1 | 0 | Write Control | | | | | | | register | | 1 | 0 | 0 | 1 | 1 | Invalid | | | | | | | | ### **Interrupt Control Logic** The serial and parallel ports generate their own interrupts to the CPU. The INTPA (/IRQ5 or /IRQ7) signal from the parallel port controls the parallel port interrupt mechanism. The serial port generates the INTSE (/IRQ3 or /IRQ4) signal for interrupt service. # **Rating Specifications** **Absolute Maximum Ratings\*** $TA = 25^{\circ} C$ | Parameter | Symbol | Min | Max | Units | |-----------------------------|--------|-----|-----|-------| | Power supply voltage | VCC | 3.0 | 7.0 | V | | Power dissipation (@5.25 V) | Wd | | 1 | W | | Supply Current (@5.25 V) | IDD | 20 | 50 | mA | | Input voltage | VI | 0.0 | 5.5 | V | | Output voltage | VO | 0.0 | 5.5 | V | | Operating temperature | Тор | 0 | 70 | °C | | Storage temperature | Tstg | -50 | 150 | °C | <sup>\*</sup> Exposing the device to stress above these limits can cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods can affect device reliability. # Capacitance $$TA = +25^{\circ} C$$ , $VCC = 5 V$ | Parameter | Symbol | Min | Max | Unit | Test Condition | |-------------------|--------|-----|-----|------|--------------------------------------| | Input capacitance | CI | | 10 | pF | fc = 1 MHz<br>unmeasured pins at GND | | I/O capacitance | CIO | | 10 | pF | | ### **DC Characteristics** $TA = 0^{\circ} C \text{ to } +70^{\circ} C, VCC = +5 V +/-10\%$ /LPTOE, XIN, /CTS, /DCD, /RI, /DSR, /CSSE, /CSPA, A0-2, /IOW, /IOR, /RESET, SIN, /ERROR, SLCT, BUSY, PE, /ACK | Parameter | Symbol | Min | Max | Unit | Test Condition | |-----------------------|--------|-----|-------|------|-------------------| | Input low<br>voltage | VIL | | 0.8 | V | VCC = 5 +/- 0.5 V | | Input high<br>voltage | VIH | 2.0 | | V | VCC = 5 +/- 0.5 V | | Input low current | IIL | | -10.0 | uA | VIN = 0.0V | | Input high current | IIH | | 10.0 | uA | VIN = VCC | D0-7 | Parameter | Symbol | Min | Max | Unit | Test Condition | |--------------------------|---------|-------|-------|------------|-------------------| | Input low<br>voltage | VIL | | 0.8 | V | VCC = 5 +/- 0.5 V | | Input high<br>voltage | VIH 2.0 | | | V | VCC = 5 +/- 0.5 V | | Input low current | IIL | | -10.0 | uA | VIN = 0.0V | | Input high current | IIH | | 10.0 | uA | VIN = VCC | | Output low voltage | VOL | | 0.4 | V | IOL = 4mA | | Output high voltage | VOH | 2.4 | | <b>v</b> . | IOH = -4mA | | Tristate leakage current | IOZ | -10.0 | 10 | uA | 0 V < VOUT < VCC | PD0-7, /STROBE, /AUTOFD, /INIT, /SLIN | Parameter | Symbol | Min | Max | Unit | Test Condition | |--------------------------|--------|-------|-------|------|-----------------| | Input low voltage | VIL | | 0.8 | V | VCC = 5V +/- 5% | | Input high voltage | VIH | 2.0 | | V | VCC = 5V +/- 5% | | Input low current | IIL | | -10.0 | uA | VIN = 0.0V | | Input high current | IIH | | 10.0 | uA | VIN = VCC | | Output low voltage | VOL | | 0.4 | V | IOL = 16mA | | Output high voltage | VOH | 2.4 | | V | IOH = -16mA | | Tristate leakage current | IOZ | -10.0 | 10.0 | uA | 0V < VOUT < VCC | ### /RTS, /DTR, SOUT | Parameter | Symbol | Min | Max | Unit | Test Condition | | |---------------------|--------|-----|-----|------|----------------|--| | Output low voltage | VOL | | 0.4 | V | IOL = 4mA | | | Output high voltage | VOH | 2.4 | | ٧ | IOH = -4mA | | ### BDO, XOUT | Parameter | Symbol | Min | Max | Unit | Test Condition | | |---------------------|--------|-----|-----|------|----------------|--| | Output low voltage | VOL | | 0.4 | V | IOL = 2mA | | | Output high voltage | VOH | 2.4 | | V | IOH = -2mA | | ### INTSE, INTPA | Parameter | Symbol | Min | Max | Unit | Test Condition | |--------------------------|--------|-------|------|------|-----------------| | Output low voltage | VOL | | 0.4 | V | IOL = 16mA | | Output high voltage | VOH | 2.4 | | V | iOH = -16mA | | Tristate leakage current | IOZ | -10.0 | 10.0 | uA | 0V < VOUT < VCC | # **AC Specifications** | Symbol | Description | Min | Max | Units | |--------|-----------------------------------------------------------------------------------|-----|------|-----------------------------| | t1 | Address hold time from /IOW | 20 | | ns | | t2 | Chip select hold time from /IOW | 20 | | ns | | t3 | /IOW delay from select | 50 | | ns | | t4 | /IOW delay from address | 60 | | ns | | t5 | /IOW strobe width | 100 | | ns | | t6 | Write Cycle | 360 | | ns | | t7 | Data setup time | 40 | | ns 、 | | t8 | Data hold time | 40 | | ns | | t9 | Address hold time from /IOR | 20 | | ns | | t10 | Chip select hold time from /IOR | 20 | | ns | | t11 | /IOR delay from chip select | 50 | | ns | | t12 | /IOR delay from address | 60 | | ns | | t13 | /IOR strobe width | 125 | | ns | | t14 | Read cycle | 360 | | ns | | t15 | Serial Port delay from /IOR to data (@100 pF loading) | | 125 | ns | | | Parallel Port delay from /IOR to data (@100 pF loading) | | 75 | ns | | t16 | Serial Port /IOR to floating data delay (@100 pF loading) | 0 | 100 | ns | | | Parallel Port /IOR to floating data delay (@100 pF loading) | 0 | 35 | ns | | t17 | Delay from stop to set interrupt (receiver line status or receive data available) | | 1 | Receiver<br>clock<br>cycles | | t18 | Delay from /IOR (RD RBR OR RD LSR)<br>to reset interrupt (100 pF load) | | 1 | us | | t19 | Delay from initial interrupt reset to transmit start | 24 | . 40 | Baud out<br>cycles | # **AC Specifications** | Symbol | Description | Min | Max | Units | |--------|-------------------------------------------------------------------------------------------------|-----|-----|-----------------| | t20 | Delay from stop to interrupt (THRE) | 8 | 8 | Baud out cycles | | t21 | Delay fron /IOW (WR THR) to reset interrupt (100 pF load) | | 175 | ns | | t22 | Delay from initial write to interrupt | 16 | 24 | Baud out cycles | | t23 | Delay from /IOR (RD IIR) to reset interrupt (THRE) (100 pF load) | | 250 | ns | | t24 | Delay from /IOW (WR MCR) to output (100 pF load) | | 200 | ns | | t25 | Delay to set interrupt from modem input (100 pF load) | | 250 | ns | | t26 | Delay to reset interrupt from /IOR (RD MSR) (100 pF load) | | 250 | ns | | t27 | Parallel Port delay of valid data from parallel port data register and control register to /IOW | | 45 | ns | | t28 | Parallel Port delay from interrupt to /ACK | | 25 | ns | # Write Cycle Timing # **Read Cycle Timing** # **Transmitter Timing** - \* See Write Cycle timing - \*\* See Read Cycle timing # **Receiver Timing** <sup>\*</sup> See Read Cycle timing # **Modem Controls Timing** - \* See Write Cycle timing - \*\* See Read Cycle timing # Parallel Port Data Register and Control Register Timing # **Parallel Port Interrupt Timing** # **Production Package Specification** Package: 68-pin PLCC Unit: inches Chip: ACC 16C461 # ACC Microelectronics Corporation 3295 Scott Blvd. Santa Clara, CA 95054 Phone: 408-980-0622 FAX: 408-980-0626 Copyright (c) 1989 ACC Microelectronics Corporation P/N 520021 Rev. 0 4/5/89