# TECHNICAL MANUAL

LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller

Version 2.2 April 2001



This document contains proprietary information of LSI Logic Corporation. The information contained herein is not to be used by or disclosed to third parties without the express written permission of an officer of LSI Logic Corporation.

LSI Logic products are not intended for use in life-support appliances, devices, or systems. Use of any LSI Logic product in such applications without written consent of the appropriate LSI Logic officer is prohibited.

Document DB14-000101-02, Fourth Edition (April 2001) This document describes the LSI Logic LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller and will remain the official reference source for all revisions/releases of this product until rescinded by an update.

#### To receive product literature, visit us at http://www.lsilogic.com.

LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties.

Ultra SCSI is the term used by the SCSI Trade Association (STA) to describe Fast-20 SCSI, as documented in the SCSI-3 Fast-20 Parallel Interface standard, X3.277-199X.

Ultra2 SCSI is the term used by the SCSI Trade Association (STA) to describe Fast-40 SCSI, as documented in the SCSI Parallel Interface–2 standard, (SPI–2) X3T10/1142D.

Copyright © 1998–2001 by LSI Logic Corporation. All rights reserved.

#### TRADEMARK ACKNOWLEDGMENT

The LSI Logic logo design, TolerANT, SDMS, SCRIPTS, SYMplicity, and LVDlink are registered trademarks or trademarks of LSI Logic Corporation. ARM is a registered trademark of Advanced RISC Machines Limited, used under license. All other brand and product names may be trademarks of their respective companies.

SR

# Preface

This book is the primary reference and technical manual for the LSI Logic Corporation LSI53C1510  $I_2$ O-Ready PCI RAID Ultra2 SCSI Controller. It contains a complete functional description for the product and includes complete physical and electrical specifications.

This technical manual assumes the user is familiar with the current and proposed standards for SCSI and PCI. For additional background information on these topics, please refer to the list of reference materials provided in the Related Publications list.

#### Audience

This document was prepared for system designers and programmers who are using this device to design an Ultra2 SCSI port for PCI-based personal computers, workstations, servers or embedded applications.

#### Organization

This document has the following chapters and appendix:

- Chapter 1, Introduction, provides a general overview about the LSI53C1510.
- Chapter 2, Functional Description, describes the main functional areas of the chip in more detail, including the interfaces to the SCSI bus and external memory.
- Chapter 3, **Software Description**, describes the software features, firmware features, and hardware requirements.
- Chapter 4, **Signal Descriptions**, contains the pin configuration signal definitions.

- Chapter 5, Registers (Nonintelligent Mode), describes the PCI and host interface registers that are visible to the host in nonintelligent mode.
- Chapter 6, Registers (Intelligent Mode), describes the PCI and host interface registers that are visible to the host in intelligent mode.
- Chapter 7, **Specifications**, contains the electrical characteristics and AC timing diagrams.
- Appendix A, **Register Summary**, is a register summary.

#### **Related Publications**

For background please contact:

#### ANSI

11 West 42nd Street New York, NY 10036 (212) 642-4900 Ask for document number X3.131-199X (SCSI-2)

#### **Global Engineering Documents**

15 Inverness Way East Englewood, CO 80112 (800) 854-7179 or (303) 397-7956 (outside U.S.) FAX (303) 397-2740 Ask for document number X3.131-1994 (SCSI-2) or X3.253 (SCSI-3 Parallel Interface)

#### **ENDL** Publications

14426 Black Walnut Court
Saratoga, CA 95070
(408) 867-6642
Document names: SCSI Bench Reference, SCSI Encyclopedia, SCSI Tutor

#### **Prentice Hall**

113 Sylvan Avenue
Englewood Cliffs, NJ 07632
(800) 947-7700
Ask for document number ISBN 0-13-796855-8, SCSI: Understanding the Small Computer System Interface

#### LSI Logic World Wide Web Home Page

www.lsil.com

#### **PCI Special Interest Group**

2575 N. E. Katherine Hillsboro, OR 97214 (800) 433-5177; (503) 693-6232 (International); FAX (503) 693-8344

#### I<sub>2</sub>O (Intelligent Input/Output) SIG Web Site

http://www.i2osig.org

LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller Programming Guide

SCSI SCRIPTS Processors Programming Guide, Order Number S14044.A

LSI53C896 PCI to Dual Channel Ultra2 SCSI Multifunction Controller Technical Manual, Order Number S14015.B

#### **Conventions Used in This Manual**

The word *assert* means to drive a signal true or active. The word *deassert* means to drive a signal false or inactive.

Hexadecimal numbers are indicated by the prefix "0x" —for example, 0x32CF. Binary numbers are indicated by the prefix "0b" —for example, 0b0011.0010.1100.1111.

#### **Revision Record**

| Revision | Date  | Remarks                                                                                                         |
|----------|-------|-----------------------------------------------------------------------------------------------------------------|
| 0.1      | 3/98  | First Draft.                                                                                                    |
| 0.2      | 4/98  | Second Draft.                                                                                                   |
| 1.0      | 5/98  | Preliminary.                                                                                                    |
| 1.1      | 5/98  | Preliminary. Change bars mark all changes. In Chapter 7, all GPIO0_FETCH/ and GPIO1_MASTER/ items were deleted. |
| 2.0      | 1/00  | Final Version.                                                                                                  |
| 2.1      | 11/00 | Updated Table 7.2 Operating Conditions. All product names changed from SYM to LSI.                              |
| 2.2      | 4/01  | Updated DC electrical specifications and test conditions.                                                       |

# Contents

| Chapter 1 | Intro | duction |                                           |      |
|-----------|-------|---------|-------------------------------------------|------|
|           | 1.1   | Genera  | al Description                            | 1-1  |
|           |       | 1.1.1   | Block Diagram                             | 1-2  |
|           | 1.2   | Module  | e Overviews                               | 1-3  |
|           |       | 1.2.1   | PCI Interface                             | 1-3  |
|           |       | 1.2.2   | Memory Controller                         | 1-3  |
|           |       | 1.2.3   | I2O Message Unit                          | 1-3  |
|           |       | 1.2.4   | ARM7TDMI RISC Processor                   | 1-4  |
|           |       | 1.2.5   | RAID Parity Assist Engine (PAE)           | 1-4  |
|           |       | 1.2.6   | SCSI Cores                                | 1-4  |
|           | 1.3   | LSI530  | C1510 Features                            | 1-4  |
|           |       | 1.3.1   | Features List                             | 1-5  |
|           | 1.4   | LSI530  | C1510 Benefits                            | 1-5  |
|           |       | 1.4.1   | Ultra2 SCSI Benefits                      | 1-5  |
|           |       | 1.4.2   | LVDlink <sup>™</sup> Benefits             | 1-6  |
|           |       | 1.4.3   | TolerANT <sup>®</sup> Technology Benefits | 1-6  |
|           |       | 1.4.4   | I2O Benefits                              | 1-7  |
|           |       | 1.4.5   | PAE Benefits                              | 1-7  |
|           |       | 1.4.6   | ARM7TDMI RISC Processor Benefits          | 1-8  |
|           | 1.5   | LSI530  | C1510 Benefits Summary                    | 1-8  |
|           |       | 1.5.1   | PCI Performance                           | 1-8  |
|           |       | 1.5.2   | SCSI Performance                          | 1-8  |
|           |       | 1.5.3   | RAID Performance                          | 1-9  |
|           |       | 1.5.4   | Testability                               | 1-9  |
|           |       | 1.5.5   | Integration                               | 1-10 |
|           |       | 1.5.6   | Reliability                               | 1-10 |
|           | 1.6   | Applica | ations                                    | 1-11 |
|           |       | 1.6.1   | Embedded Motherboard Application          | 1-11 |
|           |       | 1.6.2   | Host Adapter Board Application            | 1-12 |
|           |       |         |                                           |      |

| Chapter 2 | Fund | ctional D | escription                                 |      |
|-----------|------|-----------|--------------------------------------------|------|
|           | 2.1  | Modes     | of Operation                               | 2-2  |
|           |      | 2.1.1     | LSI53C1510 Overview                        | 2-3  |
|           |      | 2.1.2     | Configuration and Initialization           | 2-4  |
|           |      | 2.1.3     | I2O Overview                               | 2-6  |
|           |      | 2.1.4     | I2O Conceptual Overview                    | 2-6  |
|           |      | 2.1.5     | I2O Benefits                               | 2-7  |
|           |      | 2.1.6     | The I2O Communications Model               | 2-8  |
|           |      | 2.1.7     | Operational Overview                       | 2-8  |
|           |      | 2.1.8     | System Interface                           | 2-8  |
|           | 2.2  | The H     | lost Interface                             | 2-11 |
|           |      | 2.2.1     | Messages                                   | 2-11 |
|           |      | 2.2.2     | Message Transport                          | 2-11 |
|           |      | 2.2.3     | Request Message                            | 2-12 |
|           |      | 2.2.4     | Reply Message                              | 2-14 |
|           | 2.3  | LSI53C    | C1510 Protocol Engine                      | 2-16 |
|           |      | 2.3.1     | Random Block Storage Class                 | 2-16 |
|           | 2.4  | Suppor    | rt Components                              | 2-18 |
|           |      | 2.4.1     | DRAM Memory                                | 2-19 |
|           |      | 2.4.2     | Flash ROM                                  | 2-19 |
|           |      | 2.4.3     | Serial EEPROM                              | 2-19 |
| Chapter 3 | Soft | ware Des  | scription                                  |      |
|           | 3.1  | PCI RA    | AID Software Solutions                     | 3-1  |
|           |      | 3.1.1     | PCI RAID                                   | 3-1  |
|           |      | 3.1.2     | SYMplicity Storage Manager                 | 3-2  |
|           |      | 3.1.3     | Wind River Systems' IxWorks RTOS           | 3-3  |
|           | 3.2  | Manag     | ement Software Features                    | 3-3  |
|           | 3.3  | RAID F    | Firmware Features                          | 3-3  |
|           |      | 3.3.1     | RAID Levels 0, 1, 3, 5, and 10             | 3-4  |
|           |      | 3.3.2     | Caching                                    | 3-5  |
|           |      | 3.3.3     | Runs in Optimal and Degraded Mode          | 3-5  |
|           |      | 3.3.4     | Hardware Assisted Parity Calculation       | 3-6  |
|           |      | 3.3.5     | Tagged Command Queuing                     | 3-6  |
|           |      | 3.3.6     | Global Hot Spare Drives                    | 3-6  |
|           |      | 3.3.7     | Hot Swap Drive with Automatic, Transparent |      |
|           |      |           | Reconstruction                             | 3-7  |

|           |      | 3.3.8    | Variable Stripe Size                        | 3-7  |
|-----------|------|----------|---------------------------------------------|------|
|           |      | 3.3.9    | Online Dynamic Capacity Expansion           | 3-7  |
|           |      | 3.3.10   | Online RAID Level Migration/Reconfiguration | 3-7  |
|           |      | 3.3.11   | Battery Backup Support and Cache Recovery   | 3-8  |
|           |      | 3.3.12   | Supports SAF-TE                             | 3-8  |
|           | 3.4  | SDMS     | Software                                    | 3-8  |
|           | 3.5  | Memor    | y Requirements                              | 3-8  |
| Chapter 4 | Sign | al Descr | iptions                                     |      |
|           | 4.1  | Signal   | Groupings                                   | 4-2  |
|           | 4.2  | PCI Int  | erface Signals                              | 4-4  |
|           |      | 4.2.1    | System Signals                              | 4-4  |
|           |      | 4.2.2    | Address and Data Signals                    | 4-5  |
|           |      | 4.2.3    | Interface Control Signals                   | 4-6  |
|           |      | 4.2.4    | Arbitration Signals                         | 4-7  |
|           |      | 4.2.5    | Interrupt Signals                           | 4-7  |
|           |      | 4.2.6    | ARM Signal                                  | 4-8  |
|           |      | 4.2.7    | Error Recording Signals                     | 4-8  |
|           |      | 4.2.8    | Power Management Signal                     | 4-8  |
|           |      | 4.2.9    | GPIO Interface Signals                      | 4-9  |
|           | 4.3  | SCSI II  | nterface Signals                            | 4-10 |
|           |      | 4.3.1    | SCSI Clock Signal                           | 4-10 |
|           |      | 4.3.2    | SCSI A-Channel Interface Signals            | 4-10 |
|           |      | 4.3.3    | SCSI B-Channel Interface Signals            | 4-13 |
|           | 4.4  | Memor    | y Interface Signals                         | 4-15 |
|           |      | 4.4.1    | ROM/SRAM Interface Signals                  | 4-15 |
|           |      | 4.4.2    | SCAN Signals                                | 4-16 |
|           |      | 4.4.3    | DRAM Interface Signals                      | 4-17 |
|           | 4.5  | Miscella | aneous Interface Signals                    | 4-18 |
|           |      | 4.5.1    | UART Interface Signals                      | 4-18 |
|           |      | 4.5.2    | JTAG Interface Signals                      | 4-18 |
|           |      | 4.5.3    | ARM Debug Interface Signals                 | 4-19 |
|           |      | 4.5.4    | RAID Interface Signal                       | 4-19 |
|           |      | 4.5.5    | Power and Ground Signals                    | 4-20 |

| Chapter 5  | Regi | isters (Nonintelligent Mode)                      |      |
|------------|------|---------------------------------------------------|------|
|            | 5.1  | PCI Functional Description (Nonintelligent Mode)  | 5-3  |
|            |      | 5.1.1 PCI Addressing                              | 5-3  |
|            |      | 5.1.2 PCI Bus Commands and Functions Supported    | 5-5  |
|            |      | 5.1.3 Internal Arbiter                            | 5-9  |
|            |      | 5.1.4 PCI Cache Mode                              | 5-9  |
|            | 5.2  | PCI Configuration Registers (Nonintelligent Mode) | 5-10 |
|            | 5.3  | Differences from the LSI53C895 and the LSI53C896  | 5-26 |
| Chapter 6  | Regi | isters (Intelligent Mode)                         |      |
|            | 6.1  | Programming Models                                | 6-3  |
|            |      | 6.1.1 System Programming Model                    | 6-3  |
|            |      | 6.1.2 Local Programming Model                     | 6-3  |
|            | 6.2  | PCI Configuration Registers (Intelligent Mode)    | 6-4  |
|            | 6.3  | Host Interface Registers (Intelligent Mode)       | 6-19 |
|            | 6.4  | Shared Memory                                     | 6-27 |
| Chapter 7  | Spec | cifications                                       |      |
|            | 7.1  | DC Characteristics                                | 7-1  |
|            | 7.2  | TolerANT Technology Electrical Characteristics    | 7-7  |
|            | 7.3  | AC Characteristics                                | 7-11 |
|            | 7.4  | PCI and External Memory Interface Timing Diagrams | 7-14 |
|            |      | 7.4.1 Target Timing                               | 7-14 |
|            |      | 7.4.2 Initiator Timing                            | 7-20 |
|            |      | 7.4.3 External Memory Timing                      | 7-31 |
|            | 7.5  | SCSI Timing Diagrams                              | 7-36 |
|            | 7.6  | Pinouts and Packaging                             | 7-43 |
| Appendix A | Regi | ister Summary                                     |      |
|            | Inde | x                                                 |      |
|            | Cust | iemer Feedback                                    |      |

#### **Customer Feedback**

### Figures

| 1.1  | LSI53C1510 Block Diagram                          | 1-2  |
|------|---------------------------------------------------|------|
| 1.2  | Typical LSI53C1510 Mainboard Applications         | 1-11 |
| 1.3  | Typical LSI53C1510 Host Adapter Board Application | 1-12 |
| 2.1  | LSI53C1510 Block Diagram                          | 2-3  |
| 2.2  | Example of LSI53C1510 Physical Configurations     | 2-7  |
| 2.3  | Hardware Messaging Unit                           | 2-10 |
| 2.4  | LSI53C1510 Request Message Transport              | 2-14 |
| 2.5  | LSI53C1510 Reply Message Transport                | 2-15 |
| 2.6  | Typical Implementations                           | 2-18 |
| 4.1  | LSI53C1510 Functional Signal Groupings            | 4-3  |
| 5.1  | LSI53C1510 Block Diagram in Nonintelligent Mode   | 5-2  |
| 6.1  | LSI53C1510 Block Diagram in Intelligent Mode      | 6-2  |
| 6.2  | Shared Memory Address Translation                 | 6-27 |
| 7.1  | LVD Driver                                        | 7-3  |
| 7.2  | LVD Receiver                                      | 7-4  |
| 7.3  | Rise and Fall Time Test Condition                 | 7-8  |
| 7.4  | SCSI Input Filtering                              | 7-8  |
| 7.5  | Hysteresis of SCSI Receivers                      | 7-9  |
| 7.6  | Input Current as a Function of Input Voltage      | 7-9  |
| 7.7  | Output Current as a Function of Output Voltage    | 7-10 |
| 7.8  | External Clock                                    | 7-11 |
| 7.9  | Reset Input                                       | 7-12 |
| 7.10 | Interrupt Output                                  | 7-13 |
| 7.11 | PCI Configuration Register Read                   | 7-15 |
| 7.12 | PCI Configuration Register Write                  | 7-16 |
| 7.13 | Operating Registers/SCRIPTS RAM Read, 32-Bit      | 7-17 |
| 7.14 | Operating Registers/SCRIPTS RAM Write, 32-Bit     | 7-18 |
| 7.15 | Nonburst Opcode Fetch, 32-Bit Address and Data    | 7-21 |
| 7.16 | Burst Opcode Fetch, 32-Bit Address and Data       | 7-23 |
| 7.17 | Back-to-Back Read, 32-Bit Address and Data        | 7-25 |
| 7.18 | Back-to-Back Write, 32-Bit Address and Data       | 7-27 |
| 7.19 | Burst Read, 32-Bit Address and Data               | 7-29 |
| 7.20 | Burst Write, 32-Bit Address and Data              | 7-31 |
| 7.21 | EDO DRAM Burst Read                               | 7-33 |
| 7.22 | FLASH ROM Normal Read Only Mode                   | 7-34 |
| 7.23 | FLASH ROM Program/Verify Mode                     | 7-35 |

| 7.24 | Initiator Asynchronous Send                         | 7-36 |
|------|-----------------------------------------------------|------|
| 7.25 | Initiator Asynchronous Receive                      | 7-37 |
| 7.26 | Target Asynchronous Send                            | 7-38 |
| 7.27 | Target Asynchronous Receive                         | 7-38 |
| 7.28 | Initiator and Target Synchronous Transfer           | 7-42 |
| 7.29 | Left Half of the LSI53C1510 388 BGA Chip - Top View | 7-44 |
| 7.30 | LSI53C1510 388 Ball Grid Array                      | 7-48 |
| 7.31 | 388 PBGA (II) Mechanical Drawing                    | 7-49 |

#### Tables

| 2.1  | LSI53C1510 Modes                        | 2-2  |
|------|-----------------------------------------|------|
| 2.2  | ROM Size Configurations                 | 2-5  |
| 2.3  | Configuration Options                   | 2-5  |
| 2.4  | Supported Random Block Storage Messages | 2-17 |
| 4.1  | Pin Type Description                    | 4-1  |
| 4.2  | System Signals                          | 4-4  |
| 4.3  | Address and Data Signals                | 4-5  |
| 4.4  | Interface Control Signals               | 4-6  |
| 4.5  | Arbitration Signals                     | 4-7  |
| 4.6  | Interrupt Signals                       | 4-7  |
| 4.7  | ARM Signal                              | 4-8  |
| 4.8  | Error Recording Signals                 | 4-8  |
| 4.9  | Power Management Signal                 | 4-8  |
| 4.10 | GPIO Interface Signals                  | 4-9  |
| 4.11 | SCSI Clock Signal                       | 4-10 |
| 4.12 | SCSI A-Channel Interface Signals        | 4-10 |
| 4.13 | SCSI B-Channel Interface Signals        | 4-13 |
| 4.14 | ROM/SRAM Interface Signals              | 4-15 |
| 4.15 | SCAN Signals                            | 4-16 |
| 4.16 | DRAM Interface Signals                  | 4-17 |
| 4.17 | UART Interface Signals                  | 4-18 |
| 4.18 | JTAG Interface Signals                  | 4-18 |
| 4.19 | ARM Debug Interface Signals             | 4-19 |
| 4.20 | RAID Interface Signal                   | 4-19 |
| 4.21 | Power and Ground Signals                | 4-20 |
| 5.1  | PCI Bus Commands Encoding               | 5-5  |
| 5.2  | PCI Configuration Register Map          | 5-10 |

| 6.1  | PCI Configuration Register Map                                                                                    | 6-4  |
|------|-------------------------------------------------------------------------------------------------------------------|------|
| 6.2  | LSI53C1510 Host Interface Register Map                                                                            | 6-19 |
| 7.1  | Absolute Maximum Stress Ratings                                                                                   | 7-2  |
| 7.2  | Operating Conditions                                                                                              | 7-2  |
| 7.3  | LVD Driver SCSI Signals—SD[15:0]+, SDP[1:0]/, SREQ/,<br>SACK/, SMSG/, SIO/, SCD/, SATN/, SBSY/, SSEL/,            |      |
|      | SRST/                                                                                                             | 7-3  |
| 7.4  | LVD Receiver SCSI Signals—SD[15:0]/, SDP[1:0]/,<br>SREQ/, SACK/, SMSG/, SIO/, SCD/, SATN/, SBSY/,<br>SSEL/, SRST/ | 7-3  |
| 7.5  | DIFFSENS SCSI Signal                                                                                              | 7-4  |
| 7.6  | RBIAS SCSI Signal                                                                                                 | 7-4  |
| 7.7  | Input Capacitance                                                                                                 | 7-4  |
| 7.8  | Bidirectional Signals—GPIO0, GPIO1, GPIO2, GPIO3, GPIO4                                                           | 7-5  |
| 7.9  | Output Signals—MCE/, MOE/_TESTOUT, MWE/, TDO                                                                      | 7-5  |
| 7.10 | Bidirectional Signals—AD[31:0], C_BE[7:0]/, FRAME/,                                                               | , ,  |
| 1.10 | IRDY/, TRDY/, DEVSEL/, STOP/, PERR/, PAR                                                                          | 7-5  |
| 7.11 | Input Signals—CLK, GNT/, IDSEL, RST/, SCLK, TCK,                                                                  |      |
|      | TDI, TEST_HSC, TEST_RSTN, TMS                                                                                     | 7-6  |
| 7.12 | Output Signals—INTA, INTB                                                                                         | 7-6  |
| 7.13 | Output Signal—SERR/                                                                                               | 7-6  |
| 7.14 | TolerANT Technology Electrical Characteristics for SE                                                             |      |
|      | SCSI Signals                                                                                                      | 7-7  |
| 7.15 | External Clock                                                                                                    | 7-11 |
| 7.16 | Reset Input                                                                                                       | 7-12 |
| 7.17 | Interrupt Output                                                                                                  | 7-13 |
| 7.18 | PCI Configuration Register Read                                                                                   | 7-15 |
| 7.19 | PCI Configuration Register Write                                                                                  | 7-16 |
| 7.20 | Operating Registers/SCRIPTS RAM Read, 32-Bit                                                                      | 7-17 |
| 7.21 | Operating Registers/SCRIPTS RAM Write, 32-Bit                                                                     | 7-18 |
| 7.22 | Nonburst Opcode Fetch, 32-Bit Address and Data                                                                    | 7-20 |
| 7.23 | Burst Opcode Fetch, 32-Bit Address and Data                                                                       | 7-22 |
| 7.24 | Back-to-Back Read, 32-Bit Address and Data                                                                        | 7-24 |
| 7.25 | Back-to-Back Write, 32-Bit Address and Data                                                                       | 7-26 |
| 7.26 | Burst Read, 32-Bit Address and Data                                                                               | 7-28 |
| 7.27 | Burst Write, 32-Bit Address and Data                                                                              | 7-30 |

| 7.28 | DRAM Timing Parameters (Using 50 ns Extended             |      |
|------|----------------------------------------------------------|------|
|      | Data Out Mode)                                           | 7-32 |
| 7.29 | Initiator Asynchronous Send                              | 7-36 |
| 7.30 | Initiator Asynchronous Receive                           | 7-37 |
| 7.31 | Target Asynchronous Send                                 | 7-38 |
| 7.32 | Target Asynchronous Receive                              | 7-38 |
| 7.33 | SCSI-1 Transfers (SE 5.0 Mbytes)                         | 7-39 |
| 7.34 | SCSI-1 Transfers (Differential 4.17 Mbytes)              | 7-39 |
| 7.35 | SCSI-2 Fast Transfers 10.0 Mbytes (8-Bit transfers) or   |      |
|      | 20.0 Mbytes (16-Bit transfers) 40 MHz Clock              | 7-40 |
| 7.36 | SCSI-2 Fast Transfers 10.0 Mbytes (8-Bit Transfers) or   |      |
|      | 20.0 Mbytes (16-Bit Transfers) 50 MHz Clock              | 7-40 |
| 7.37 | Ultra SCSI SE Transfers 20.0 Mbytes (8-Bit Transfers) or |      |
|      | 40.0 Mbytes (16-Bit Transfers) Quadrupled 40 MHz Clock   | 7-41 |
| 7.38 | Ultra SCSI HVD Transfers 20.0 Mbytes (8-Bit Transfers)   |      |
|      | or 40.0 Mbytes (16-Bit Transfers) 80 MHz Clock           | 7-41 |
| 7.39 | Ultra2 SCSI Transfers 40.0 Mbytes (8-Bit Transfers) or   |      |
|      | 80.0 Mbytes (16-Bit Transfers) Quadrupled 40 MHz         |      |
|      | Clock                                                    | 7-42 |
| 7.40 | Signal Names and BGA Position                            | 7-46 |
| 7.41 | Signal Names By BGA Position                             | 7-47 |
| A.1  | LSI53C1510 PCI Registers (Nonintelligent Mode)           |      |
|      | Register Map                                             | A-1  |
| A.2  | LSI53C1510 PCI Registers (Intelligent Mode) Register     |      |
|      | Мар                                                      | A-2  |
| A.3  | LSI53C1510 Host Interface Registers (Intelligent Mode)   | A-4  |

# Chapter 1 Introduction

This chapter provides a general overview of the LSI53C1510  $I_2$ O-Ready PCI RAID Ultra2 SCSI Controller. The chapter contains the following sections:

- Section 1.1, "General Description," page 1-1
- Section 1.2, "Module Overviews," page 1-3
- Section 1.3, "LSI53C1510 Features," page 1-4
- Section 1.4, "LSI53C1510 Benefits," page 1-5
- Section 1.5, "LSI53C1510 Benefits Summary," page 1-8
- Section 1.6, "Applications," page 1-11

# **1.1 General Description**

The LSI53C1510 is a single chip  $I_2O$ -Ready PCI RAID Ultra2 SCSI Controller. The LSI53C1510 contains a 32-bit RISC ARM7TDMI Processor and a RAID Parity Assist Engine (PAE). The RISC processor frees the host CPU from the burden of processing I/O requests and reduces the number of I/O interrupts, thus improving system performance. The RISC processor and associated firmware contain the ability to manage an I/O from start to finish without host intervention. The RISC processor manages the Intelligent Input/Output (I<sub>2</sub>O) message passing interface. The LSI53C1510 has two modes of operation: intelligent or nonintelligent mode. In intelligent mode, the LSI53C1510 functions as an embedded RAID controller on a motherboard or as an add-in RAID host adapter board. In nonintelligent mode the LSI53C1510 functions as a PCI to SCSI dual channel wide Ultra2 controller.

The LSI53C1510 is sold as a package with LSI Logic I<sub>2</sub>O RAID software to provide a RAID solution. Therefore, this manual describes the hardware and software only in enough detail for system intergrators to design the LSI53C1510 onto a motherboard or a host adapter board. The I<sub>2</sub>O RAID software consists of the LSI Logic I<sub>2</sub>O RAID Device Driver Module (DDM), SYMplicity<sup>™</sup> Storage Manager, and Wind River Systems' IxWorks RTOS.

The LSI53C1510 is a combination of many tried and proven modules. These modules have been proven in single and multimodule configurations. The following block diagram illustrates the major modules of the LSI53C1510.

## 1.1.1 Block Diagram

The LSI53C1510 is a multifunction device composed of many modules. Figure 1.1 is a block diagram of the LSI53C1510.





## **1.2 Module Overviews**

This section provides an overview of the six major LSI53C1510 modules, which consist of the PCI Interface, Memory Controller, I<sub>2</sub>O Messaging Unit, ARM7TDMI RISC Processor, RAID PAE and SCSI Cores. Chapter 2, "Functional Description," provides a detailed description of the functions of each module.

#### 1.2.1 PCI Interface

The PCI interface is a 32-bit, 33 MHz host PCI bus. The PCI interface supports Dual Address Cycle (DAC), PCI Power Management, and Subsystem Vendor ID. The PCI interface also contains a PCI Master and Slave control block, PCI configuration registers, and DMA channel arbitration. This chip supports 64-bit addressing as a PCI master and supports 32-bit addressing as a PCI slave.

#### 1.2.2 Memory Controller

The memory controller provides access to Flash ROM, SRAM, and 32-bit EDO DRAM with parity (50 ns access time). It supports two 64 Mbytes (maximum configuration of 128 Mbytes) banks of DRAM. To support the ROM and SRAM, there is a general purpose 8-bit expansion memory bus that supports up to 4 Mbytes Flash ROM. It also supports up to 2 Mbytes of SRAM and is designed to interface efficiently to an external 8 K x 8 battery backed up SRAM.

#### 1.2.3 I<sub>2</sub>O Message Unit

The messaging interface efficiently passes messages between the LSI53C1510 and other I/O agents in an I<sub>2</sub>O enabled system. The I<sub>2</sub>O Message Unit consists of the following four hardware FIFOs for the message queuing lists: Request Free, Request Post, Reply Free, and Reply Post. The LSI53C1510 provides control logic for the I<sub>2</sub>O Message Unit and external local memory provides storage for the messages.

#### 1.2.4 ARM7TDMI RISC Processor

The LSI53C1510 uses an optimized 32-bit ARM7 RISC Processor core to control all RAID functionality. This frees the host CPU for other processing activity and improves I/O performance. The RISC processor and associated firmware contain the ability to manage an I/O from start to finish without host intervention. The RISC processor also manages the  $I_2O$  message passing I/O interface.

## 1.2.5 RAID Parity Assist Engine (PAE)

The Hardware PAE offloads the parity generation and checking from the host. It allows multiple parity operations to be queued for maximum efficiency.

### 1.2.6 SCSI Cores

The integrated SCSI cores are high-performance dual wide Ultra2 SCSI channels supporting either Single-Ended (SE) or Low Voltage Differential (LVD) SCSI. The cores are based on the popular LSI53C8XX controllers and are capable of up to Ultra2 transfer rates for each channel.

## 1.3 LSI53C1510 Features

The LSI53C1510 integrates a PCI bus master DMA core, two high-performance SCSI cores, and two LSI Logic SCSI SCRIPTS<sup>™</sup> processors to meet the broad requirements of Wide Ultra2 SCSI standards. It is designed to implement multithreaded I/O algorithms with a minimum of processor intervention, solving the protocol overhead problems of previous intelligent and nonintelligent controller designs.

In nonintelligent mode, the LSI53C1510 is fully supported by the Storage Device Management System (SDMS<sup>™</sup>), a software package that supports the Advanced SCSI Protocol Interface (ASPI). SDMS software provides BIOS and driver support for hard disk, tape, removable media products, and CD-ROM under the major PC operating systems.

In intelligent mode, the LSI53C1510 is a complete, single chip RAID solution for the motherboard—just add memory. The RAID product solution consists of a RAID SYMplicity Storage Manager, SYMplicity I<sub>2</sub>O RAID firmware with Wind River System IxWorks, and hardware.

### 1.3.1 Features List

- Highly integrated single chip RAID Controller
- I<sub>2</sub>O Messaging Unit
- RAID PAE
- 32-bit/33 MHz host PCI Bus
  - DAC
  - PCI Power Management
  - PCI cache commands (MRL, MRM, MWI)
- Two wide Ultra2 SCSI Channels
  - SE or LVD SCSI
  - Based upon the popular LSI53C8XX controller
- 32-bit RISC ARM7TDMI Processor
- 32-bit Memory Controller
  - Up to two banks of 64 Mbytes EDO (50 ns access time) DRAM
- General purpose 8-bit expansion bus
  - Supports up to 4 Mbytes ROM
  - Chip enable to support an external 8 K x 8 battery backed SRAM

# 1.4 LSI53C1510 Benefits

This section provides a description of the major LSI53C1510 benefits.

#### 1.4.1 Ultra2 SCSI Benefits

Ultra2 SCSI is an extension of the SPI-2 draft standard that allows faster synchronous SCSI transfer rates and defines a new physical layer, LVD SCSI, that provides an incremental evolution from SCSI-2 and Ultra SCSI. When enabled, Ultra2 SCSI (8-bit) performs transfers of

40 Mbytes/s, which results in approximately double the synchronous transfer rate of Ultra SCSI. The LSI53C1510 can perform 16-bit (wide), Ultra2 SCSI synchronous transfers as fast as 80 Mbytes/s. This advantage is most noticeable in heavily loaded systems, or large block size applications such as video on-demand and image processing.

An advantage of Ultra2 SCSI is that it significantly improves SCSI bandwidth while preserving existing hardware and software investments.

#### 1.4.2 LVDlink<sup>™</sup> Benefits

The LSI53C1510 supports LVD SCSI, a signaling technology that increases the reliability of SCSI data transfers over longer distances than supported by SE SCSI. The low current output of LVD allows the I/O transceivers to be integrated directly onto the chip. LVD provides the reliability of High Voltage Differential (HVD) SCSI without the added cost of external differential transceivers. Ultra2 SCSI with LVD allows a longer SCSI cable and more devices on the bus, with the same cables defined in the SCSI-3 parallel interface standard for Fast-20 (Ultra SCSI). LVD provides a long-term migration path to even faster SCSI transfer rates without compromising signal integrity, cable length, or connectivity.

For backward compatibility to existing SE devices, the LSI53C1510 features universal LVDlink transceivers that can switch between LVD SCSI and SE modes. The LVDlink technology also supports high power differential signaling in legacy systems, when external transceivers are connected to the LSI53C1510. This allows the LSI53C1510 to be used in both legacy and Ultra2 SCSI applications.

# 1.4.3 TolerANT<sup>®</sup> Technology Benefits

The LSI53C1510 features TolerANT technology, which includes active negation on the SCSI drivers and input signal filtering on the SCSI receivers. Through active negation, the SCSI Request, Acknowledge, Data, and Parity signals are actively driven high rather than passively pulled up by terminators. Active negation is enabled by setting bit 7 in the STEST3 register.

TolerANT receiver technology improves data integrity in unreliable cabling environments, where other devices are subject to data corruption. TolerANT receivers filter the SCSI bus signals to eliminate unwanted transitions, without the long signal delay associated with RC-type input filters. This improved driver and receiver technology helps eliminate double clocking of data, the single biggest reliability issue with SCSI operations. TolerANT input signal filtering is a built-in feature of the LSI53C1510 and all LSI Logic fast SCSI, Ultra SCSI, and Ultra2 SCSI devices.

The benefits of TolerANT technology include increased immunity to noise on the deasserting signal edge, better performance due to balanced duty cycles, and improved Ultra2 SCSI transfer rates. In addition, TolerANT SCSI devices do not cause glitches on the SCSI bus at power-up or power-down, so other devices on the bus are also protected from data corruption. TolerANT technology is compatible with both the Alternative One and Alternative Two termination schemes proposed by the American National Standards Institute.

#### 1.4.4 I<sub>2</sub>O Benefits

The I<sub>2</sub>O-ready design of the LSI53C1510 improves system performance by reducing interrupts to the host CPU and minimizing PCI bandwidth through the packetized mailbox interface. These features are particularly important in high-performance symmetric multiprocessing servers and clustered computing systems. The benefits of the I<sub>2</sub>O architecture fully compliment those of SCSI and include reduced host CPU I/O overhead for better system performance, improved scalability, reduced time to market for new I/O technology, reduced cost of integration and support for I/O.

## 1.4.5 PAE Benefits

When the LSI53C1510 is in intelligent mode, the embedded PAE works with RAID applications to perform parity generation or checking as requested. The PAE writes any generated parity data block back into local memory. The hardware PAE offloads the parity generation and checking from the host and it generates parity faster than software applications. The PAE allows multiple parity operations to be queued for maximum efficiency. This frees the host CPU for other processing activity and improves I/O performance.

#### 1.4.6 ARM7TDMI RISC Processor Benefits

The ARM processor manages the I<sub>2</sub>O message passing I/O interface. The embedded RISC processor (ARM7TDMI) improves system performance by reducing interrupts to the host CPU and minimizing PCI bandwidth. The ARM processor and associated software contain the ability to manage an I/O from start to finish without host intervention. This frees the host CPU for other processing activity and improves I/O performance.

# 1.5 LSI53C1510 Benefits Summary

This section provides a summary of the PCI, SCSI, and RAID performance benefits. It also provides a summary of the Testability, Integration, and Reliability benefits.

### 1.5.1 PCI Performance

- Fully PCI 2.1 Specification compliant
- True multifunction device as defined in PCI 2.1 Specification in nonintelligent mode and it presents only one load to the PCI bus
- Supports 32-bit word data bursts with variable burst lengths of 2, 4, 8, 16, 32, 64 or 128 Dwords across the PCI bus
- Prefetches up to 8 Dwords of SCSI SCRIPTS
- Performs zero wait-state bus master data bursts at 132 Mbytes/s (@ 33 MHz)
- Supports PCI Cache Line Size register
- Supports PCI Memory Write and Invalidate, Memory Read Line, and Memory Read Multiple commands

#### 1.5.2 SCSI Performance

- Includes 4 Kbytes internal RAM on each SCSI channel for SCRIPTS instruction storage, thus reducing PCI bus utilization
- Wide Ultra SCSI SE Interface
- Performs Wide Ultra2 SCSI synchronous transfers as fast as 80 Mbytes/s with LVD

- 816-byte DMA FIFO for more effective PCI and SCSI bus utilization
- SCSI synchronous offset of 31 levels for maximum performance in long cable situations
- Supports variable block size and scatter/gather data transfers
- Minimizes SCSI I/O start latency
- Performs complex bus sequences without interrupts, including restore data pointers
- Reduces ISR overhead through a unique interrupt status reporting method
- Load/Store SCRIPTS instruction increases performance of data transfers to and from chip registers
- Supports target disconnect and later reconnect with no interrupt to the system processor
- Supports multithreaded I/O algorithms in SCSI SCRIPTS with fast I/O context switching
- Expanded register Move instruction support
- Software (drivers and SCRIPTS) compatible with LSI53C8XX
- Integrated clock quadrupler enables Ultra2 SCSI with 40 MHz SCSI clock input

#### 1.5.3 RAID Performance

- Maximum transfer rate: 80 Mbytes/s with Wide Ultra2 SCSI
- Number of drives: 30 maximum (10 to 15 drives in typical application)
- Supports RAID levels 0, 1, 3, 5, 10 and JBOD

#### 1.5.4 Testability

- Access to all SCSI signals through programmed I/O
- SCSI loopback diagnostics
- SCSI bus signal continuity checking
- Single-step mode operation

## 1.5.5 Integration

- Dual Channel SCSI Multifunction Controller
- 3.3 V/5 V PCI interface
- Full 32-bit PCI DMA bus master
- High-performance SCSI cores
- Integrated SCSI SCRIPTS processors
- ARM7TDMI 32-bit RISC processor
- RAID PAE
- I<sub>2</sub>O Message Unit

### 1.5.6 Reliability

- 2 kV ESD protection on SCSI signals
- Typical 300 mV SCSI bus hysteresis
- Protection against bus reflections due to impedance mismatches
- Controlled bus assertion times (reduces RFI, improves reliability, and eases FCC certification)
- Latch-up protection greater than 150 mA
- Voltage feed-through protection (minimum leakage current through SCSI pads)
- Power and ground isolation of I/O pads and internal chip logic
- TolerANT technology provides:
  - Active negation of SCSI Data, Parity, Request, and Acknowledge signals for improved fast SCSI transfer rates
  - Input signal filtering on SCSI receivers improves data integrity, even in noisy cabling environments

# 1.6 Applications

There are many different applications and configurations for the LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller. Figure 1.2 illustrates a typical LSI53C1510 embedded motherboard application. Figure 1.3 illustrates a typical LSI53C1510 host adapter board application.



Figure 1.2 Typical LSI53C1510 Mainboard Applications

## 1.6.1 Embedded Motherboard Application

The LSI53C1510 is ideally suited for embedded motherboard RAID applications. The amount of motherboard space required to implement such an application is critical. The limited space available on the motherboard dictates a highly integrated solution like the LSI53C1510. All of the major functional blocks of RAID controller including processor, memory controller, XOR engine, and SCSI controllers are integrated into the LSI53C1510. This greatly reduces the amount of board space

required to implement a RAID controller. Not only does this make RAID on the motherboard a viable solution, it also greatly reduces the cost of implementing it.

Because the LSI53C1510 supports both RAID and non-RAID operational modes, it gives the motherboard designer the option of building a base motherboard that uses the LSI53C1510 as a dual channel Ultra2 SCSI controller. The additional memory and real time clock required for RAID operation can then be provided on an optional RAID upgrade card that plugs into a connector mounted on the motherboard.

Figure 1.3 Typical LSI53C1510 Host Adapter Board Application



## 1.6.2 Host Adapter Board Application

The LSI53C1510 single chip RAID solution can be designed on an add-in host adapter card. This provides a highly scalable solution where additional storage and/or performance can be obtained by adding additional host adapter cards.

# Chapter 2 Functional Description

The chapter contains the following sections:

- Section 2.1, "Modes of Operation," page 2-2
- Section 2.2, "The Host Interface," page 2-11
- Section 2.3, "LSI53C1510 Protocol Engine," page 2-16
- Section 2.4, "Support Components," page 2-18

The LSI53C1510 contains an ARM7 32-bit RISC Processor, a RAID PAE, and a DMA engine. The RISC processor frees the host CPU for other processing activity and improves performance. The RISC processor and associated software contain the ability to manage an I/O from start to finish without host intervention. The RISC processor also manages the I<sub>2</sub>O message passing I/O interface. The DMA engine moves blocks of data between system memory and the LSI53C1510 local memory.

The LSI53C1510 uses a 32-bit PCI interface for communication with the host CPUs and system memory. The host interface to the LSI53C1510 is designed to minimize the amount of PCI bandwidth required to support I/O requests. A packetized message passing I/O interface is used to reduce the number of single cycle PCI bus cycles. All data traffic across the PCI bus occurs with zero wait-state bursts.

The intelligent LSI53C1510 architecture allows the host to specify I/Os at a very high level. Complete SCSI functionality is provided in the LSI53C1510, relieving the host CPU(s) from managing I/Os.

# 2.1 Modes of Operation

The LSI53C1510 has two modes of operation: intelligent or nonintelligent mode. In intelligent mode, the LSI53C1510 functions as an embedded RAID controller on a motherboard or as an add-in RAID host adapter board. In nonintelligent mode the LSI53C1510 functions as a PCI to SCSI dual channel wide Ultra2 controller. These modes are entered during the initialization of the LSI53C1510 on power-up. The presence or absence of external memory determines which mode is entered. In intelligent mode, the LSI53C1510 uses its built-in ARM processor. In nonintelligent mode, the ARM processor is disabled. Table 2.1 shows the LSI53C1510 modes of operation.

| Modes                                           | External Memory | Configurations                              |
|-------------------------------------------------|-----------------|---------------------------------------------|
| Intelligent I <sub>2</sub> O RAID<br>Controller | Yes             | RAID                                        |
| Nonintelligent Dual<br>Channel Controller       | No              | Dual Channel Wide<br>Ultra2 SCSI Controller |

Table 2.1 LSI53C1510 Modes

## 2.1.1 LSI53C1510 Overview

#### Figure 2.1 LSI53C1510 Block Diagram



Figure 2.1 illustrates the major components of the LSI53C1510 controller. A dual channel PCI interface function block provides slave access steering between the two SCSI cores when operating in nonintelligent mode.

The Slave Access and Messaging Unit utilizes a FIFO for fast host system service and for speed matching between the 33 MHz domain of the PCI bus and the 40 MHz clock domain of the memory controller. The DMA unit contains a single data FIFO for both read and write operations. The SCSI cores each contain control registers and 4 Kbytes SCRIPTS RAM. When operating in nonintelligent mode, these are mapped according to the Memory 0 and Memory 1 Base Address registers. When in intelligent mode, the control registers are mapped into Memory 0 Base Address registers.

The PAE accesses data and parity in the LSI53C1510 local memory and performs XOR operations to generate parity and data blocks. Multiple sources can be specified for each operation and multiple operations can be queued within the unit.

The memory controller includes a 32-bit with parity EDO DRAM interface, plus an 8-bit utility interface supporting SRAM, Flash ROM, plus user-defined external components.

### 2.1.2 Configuration and Initialization

The LSI53C1510 initializes as a nonintelligent dual channel SCSI controller, or as an intelligent I/O Processor (IOP). External pins are sensed at power-on and either nonintelligent mode or intelligent mode is selected. The power-on mode also determines which set of PCI configuration register values will be used. When in nonintelligent mode, the LSI53C1510 is a dual function PCI device with two sets of configuration registers. When in intelligent mode, the LSI53C1510 is a single function device with a single set of PCI configuration registers.

The MEM\_ADDR bus is used to determine power-on configuration. During power-on, internal 25  $\mu$ A pull-downs are activated. If desired, these pull-downs can be overridden using 10 k $\Omega$  external pull-up resistors. This will change the default power-up conditions of the part. Table 2.2 shows the ROM size configurations the eight MEM\_ADDR lines generate. The eight MEM\_ADDR lines control the following configuration options. Options shown in Table 2.3 are enabled using pull-up resistors.

| MEM_ADDR [3:0] | Options                                   |
|----------------|-------------------------------------------|
| 0000           | 16 Kbytes ROM Size (No external pull-ups) |
| 0001           | 32 Kbytes ROM Size                        |
| 0010           | 64 Kbytes ROM Size                        |
| 0011           | 128 Kbytes ROM Size                       |
| 0100           | 256 Kbytes ROM Size                       |
| 0101           | 512 Kbytes ROM Size                       |
| 0110           | 1024 Kbytes ROM Size                      |
| 0111           | 2048 Kbytes ROM Size                      |
| 1000           | 4096 Kbytes ROM Size                      |
| 1001–1110      | Reserved                                  |
| 1111           | No ROM present                            |

 Table 2.2
 ROM Size Configurations

### Table 2.3Configuration Options

| MEM_ADDR [4:9] | Options                                    |
|----------------|--------------------------------------------|
| Bit 4          | Disable boot                               |
| Bit 5          | RAID_MODE, based on SIMM/memory population |
| Bit 6          | Disables SCSI SCRIPTS RAM                  |
| Bit 7          | Disables EEPROM downloads                  |
| Bit 8          | Reserved                                   |
| Bit 9          | Channel B uses INTA instead of INTB        |

## 2.1.3 I<sub>2</sub>O Overview

When the LSI53C1510 is in intelligent mode, the RISC processor manages the  $I_2O$  message passing I/O interface.  $I_2O$  defines a standard architecture for intelligent I/O, where low level interrupts are offloaded from the host CPU to the ARM IOP designed specifically to handle I/O. With support for message passing between multiple independent processors, the  $I_2O$  architecture relieves the host of interrupt intensive I/O tasks, greatly improving I/O performance in high bandwidth applications such as RAID.  $I_2O$  imposes no restrictions on where layered modules execute, providing support for single processor, multiprocessor and clustered systems.

The I<sub>2</sub>O specification also defines a "split driver" model for creating drivers that are portable across multiple OSs and host platforms. Through the split driver model, I<sub>2</sub>O significantly decreases the number of drivers required. OS vendors write a single I<sub>2</sub>O-ready driver for each class of device, such as SCSI Peripheral Class or Random Block Storage Class. Device manufacturers, like LSI Logic, write a single I<sub>2</sub>O software program for each device, such as the LSI53C1510, which works for any OS that supports I<sub>2</sub>O.

#### 2.1.4 I<sub>2</sub>O Conceptual Overview

The split I<sub>2</sub>O drivers are composed of two parts: the Operating System Services Module (OSM), that resides on and interfaces to the host OS; and the Hardware Device Module (HDM), that resides on and interfaces with the LSI53C1510 adapter to be managed by the driver. The HDM and the Intermediate Service Module (ISM) are often referred to collectively as DDMs. The ISM is a driver an independent software vendor can supply to add value or a specialized function to the LSI53C1510. These modules interface with each other through a communication system comprised of two layers: a Message Layer that sets up a communication setsion, and a Transport Layer that defines how information will be shared. Much like a standard communications protocol, the Message Layer resides on top of the Transport Layer.

## 2.1.5 I<sub>2</sub>O Benefits

The  $I_2O$  operating environment of the LSI53C1510 provides two main advantages. First, it enables the system vendor, LSI Logic, to create an I/O platform that can support a number of intelligent configurations. The second advantage is the capability of stacked drivers, that enable a third party software vendor to provide value added expansion capability, independent of both the OS and the hardware. Figure 2.2 illustrates various ways the LSI53C1510 can be configured.

Figure 2.2 Example of LSI53C1510 Physical Configurations



## 2.1.6 The I<sub>2</sub>O Communications Model

The communications model for the  $I_2O$  architecture is a message passing system. The communication model defines how two entities exchange messages by using the Message Layer to set up a connection and exchange data and control.

When the OSM is presented with a request from the host OS, it translates the request into an  $I_2O$  message and dispatches it to the LSI53C1510 for processing. Upon completion of the request, the LSI53C1510 dispatches the result back to the OSM by sending a message through the  $I_2O$  Message Layer. To the host OS, the OSM appears just like any other device driver. See Section 2.2.1, "Messages," later in this chapter for more detail.

#### 2.1.7 Operational Overview

After power-on, the LSI53C1510 is configured as either a nonintelligent or intelligent controller. In intelligent mode, the LSI53C1510 initializes from local ROM and then issues and responds to  $I_2O$  messages exchanged with the host system. Messages are decoded into local actions, usually involving the transfer of data. Data may be moved between the host system and the LSI53C1510 local memory through the LSI53C1510's DMA controller, or by the host system. The two SCSI cores transfer data between disk and local memory or between disk and host system memory.

#### 2.1.8 System Interface

The LSI53C1510 architecture features a generic, message passing I/O interface. The LSI53C1510 Protocol Engine provides a set of four hardware FIFOs for Message Queuing between the LSI53C1510 and the primary host (or other hosts and peers). The four FIFOs are:

- Request Free List
- Request Post List
- Reply Free List
- Reply Post List

These FIFOs are used to manage how/where messages are sent and received.

Control logic for the four hardware FIFOs is provided within the Protocol Engine. Storage for the FIFO entries is provided in external local memory. Each element within each of these FIFOs contains a Message Frame Address (MFA). The MFA is the offset from the first memory base address register (Memory 0 Base Address) where a Message Frame is located (Push model). The number of FIFO elements is configurable. Supported FIFO depths are powers of two between 256 and 4096.

In addition to the hardware FIFOs, a region of shared memory is provided (the LSI53C1510 local memory mapped to System Addresses) for the host to write Request Message Frames into. This is the default method (Push model) for Request Message Frame transport, where the host itself copies the Request Message Frame into the LSI53C1510 local memory.

To support shared memory access (read/write), the LSI53C1510 Protocol Engine includes a slave burst FIFO (depth of 128 bytes), slave burst logic including address capture and increment, and address translation between System and Local memory addresses.

Reply Message Frames are always pushed from the LSI53C1510 Protocol Engine to System memory; the Protocol Engine includes a DMA channel for transferring Reply Message Frames. This DMA channel may also be used for other purposes such as downloading software or uploading trace information. Also present within the Protocol Engine is a System Read/Write interface which provides the ARM processor the ability to read/write a single arbitrary Dword from system memory. See Figure 2.3 for an illustration of the FIFOs and memory in the Protocol Engine and External Memory.

#### 2.1.8.1 LSI53C1510 Protocol Engine Overview

The LSI53C1510 Protocol Engine contains an ARM processor core, a local bus and controller, an 8 Kbytes Instruction Cache, an 8 Kbyte Instruction/Data Buffer, an External Memory Controller, an Instruction Prefetch Unit, a write Buffer, an interface to the host system, and a Timer/Control block. The LSI53C1510 Protocol Engine functions as an intelligent IOP. It receives Request Messages from the host CPU, processes them, and sends Reply Messages back to the host. Processing of Request Messages typically involves an I/O transaction; the Protocol Engine and associated software together contain the ability to manage an I/O from start to finish without host intervention.



Figure 2.3 Hardware Messaging Unit
### 2.2 The Host Interface

The LSI53C1510 host interface is compliant with the  $I_2O$  Specification, Revision 1.5. This host interface is a high-performance, packetized, mailbox architecture which leverages intelligence in the LSI53C1510 to minimize traffic on PCI. See http://www.i2osig.org on the  $I_2O$  Special Interest Group (SIG) web site for more information.

SYMplicity is the LSI Logic implementation of  $I_2O$  architecture. There are two basic constructs in  $I_2O$ . The first construct, the Message, is used to communicate between the host and the LSI53C1510. Messages are moved between the host(s) and the LSI53C1510 using the second construct, a Transport mechanism.

#### 2.2.1 Messages

The LSI53C1510 uses Request and Reply Messages to communicate with the host. Request messages are created by the host to "request" an action by the LSI53C1510. Reply messages are used by the LSI53C1510 to send status information back to the host.

Request message data structures are 128 bytes in length. The message includes a message header and a payload. The header includes information to uniquely identify the message. The message header information is sophisticated enough to support multiple hosts and targets. The payload may be any one of three different mechanisms to communicate scatter/gather information to the LSI53C1510.

### 2.2.2 Message Transport

Request and Reply Messages reside in preallocated message frames. Message frames may reside in PCI shared memory local to the LSI53C1510 or in host memory.

The host selects where the Request and Reply messages are located during the LSI53C1510 initialization. The default, power-up configuration, places Request messages in PCI shared memory local to the LSI53C1510. As an option, the Request messages can reside in host memory. The Reply messages, however, always reside in host memory.

Pointers that point to the Request and Reply Messages are called MFAs. The LSI53C1510 is responsible for the initialization and management of the MFAs in the default model. The LSI53C1510 includes a set of four FIFOs which are used to track the Request and Reply MFAs. The four FIFOs are:

- Request Free List
- Request Post List
- Reply Free List
- Reply Post List

Each element within the FIFOs contains the 32-bit MFAs. The Free List FIFO contains MFAs to memory locations which are "free" to be used for new messages. The LSI53C1510 first enters these MFAs into the Request Free List FIFO at initialization. The Host initializes the Reply Free List by writing the MFAs for the Reply messages into the Reply Register. The act of writing to this register pushes the MFA into the FIFO. The Post List FIFOs contain pointers to memory locations which contain new messages. The presence of a MFA in the Post FIFO indicates to the host or to the LSI53C1510 that a message is pending. The depth of the FIFOs determines the number of outstanding Request Messages which may be pending. The total number of outstanding or open I/Os is limited by the number of Request Messages. Therefore, the maximum number of open I/Os is determined by the size or depth of the FIFOs. The depth of the FIFOs in the LSI53C1510 is software configurable, from 256 to 4096, in powers of two. The storage elements for the FIFO are in the local DRAM external to the chip. Therefore, the size of the FIFOs will have an impact on the total amount of DRAM required. See Section 2.4.1, "DRAM Memory," later in the chapter for more information regarding local DRAM requirements.

#### 2.2.3 Request Message

The LSI53C1510 maintains a list of pointers to memory structures. The pool of pointers (MFAs) are stored in the LSI53C1510 Free FIFO. The top FIFO entry is provided to the host driver by reading the LSI53C1510 Request Register. In the default operation, the LSI53C1510 provides MFAs to the LSI53C1510 local memory, mapped as shared memory. The

process of the host writing to shared memory local to the LSI53C1510 is analogous to "pushing" messages down the PCI hierarchy to the LSI53C1510. This process may be referred to as the Push model.

Alternatively, the LSI53C1510 may be configured to provide MFAs to memory located on the host. Once configured as such, the LSI53C1510 will "pull" the messages to memory local to the LSI53C1510 using PCI bus master cycles. This process may be referred to as the Pull model. The LSI Logic  $I_2O$  RAID software uses the Push model.

#### 2.2.3.1 To Send a Request Message

Figure 2.4 illustrates the LSI53C1510 Request Message Transport.

- The host driver reads the LSI53C1510 Request Register to retrieve a pointer to the next available message structure. If the Message structure resides in PCI shared memory local to the LSI53C1510 (the default), the host reads the offset of the Message structure with shared memory. Device drivers may be written to request several pointers through a series of fast back-to-back PCI slave read cycles. If there are no available message structures, Request Register reads return the value of FFFF–0xFFFF.
- 2. The host driver then builds the Request Message(s) and writes the contents to the available message structure(s).
- 3. When the Request Message is built, the host driver writes the MFA(s) back to the LSI53C1510 Request Register. This action creates a queued entry in the LSI53C1510 Post FIFO. Host drivers may post several MFAs during fast back-to-back PCI write cycles.
- 4. The LSI53C1510 Protocol Engine is interrupted on the first post creating a "Request Post FIFO Not Empty" condition.
- 5. The LSI53C1510 removes all of the MFAs from the Post FIFO.
- 6. If the LSI53C1510 is operating under the Pull model, then the LSI53C1510 arbitrates for the PCI bus with the intent to copy the Request Message(s) in host memory using burst read cycles to memory local to the LSI53C1510. The LSI53C1510 will immediately start operating on request message(s) already written to local PCI shared memory, if it is operating in the Push model.

7. Finally, the LSI53C1510 frees the memory associated with the message request by placing the MFA back in the Request Free FIFO. If the operation requested by the Request Message requires a Reply Message from the LSI53C1510 to the host, then a similar message transfer process is initiated (see Section 2.2.4, "Reply Message"). The host driver may choose to poll the Reply Messages or have the LSI53C1510 interrupt on exception conditions.





#### 2.2.4 Reply Message

The Reply Queue provided by the LSI53C1510 is managed similarly, except the LSI53C1510 generates the Reply Messages. The host has the responsibility to allocate the Reply Message Pool, and post the MFA of each message frame to the Reply Register.

#### 2.2.4.1 To Send a Reply Message

Figure 2.5 illustrates the LSI53C1510 Reply Message Transport.

- 1. The LSI53C1510 retrieves a MFA to the next free message frame from the Reply Message Free FIFO.
- 2. The LSI53C1510 then writes the message to the Reply Message frame queue.

- 3. When the Reply Message is written into the queue, the LSI53C1510 writes the pointer into the LSI53C1510 Post FIFO.
- 4. The LSI53C1510 Protocol Engine causes an interrupt to the host when the Reply Message is posted.
- The host driver reads the Reply Register to retrieve the Reply Message pointer from the Post FIFO. If there are no posted messages when the host reads the Reply Register, the host receives the value FFFF–0xFFFF.
- 6. The host driver then retrieves the Reply Message.
- 7. Finally, the host driver writes the MFA (now a free message frame) to the Reply Register.

Figure 2.5 LSI53C1510 Reply Message Transport



#### 2.2.4.2 The "Push" Model

The "Push" model for the data transfer defines the host's "push" of request messages down to the PCI shared memory local to the LSI53C1510. The location to which the host writes is provided by the Request Free List.

# 2.3 LSI53C1510 Protocol Engine

The LSI53C1510 provides a Protocol Engine to manage the execution of various  $I_2O$  protocols. The Protocol Engine offloads the host processor from management of the  $I_2O$  protocol by providing a higher level of abstraction for the SCSI protocols. This abstraction allows multiple SCSI protocols to operate simultaneously, with no coordination required between the host-based drivers.

Each of the abstracted classes of service has well defined Request and Reply Message protocols. The SYMplicity  $I_2O$  RAID software supports the Random Block Storage Class. This class provides a high level abstraction for random access block-oriented storage devices.

### 2.3.1 Random Block Storage Class

The Random Block Storage Class provides a high level abstraction for random access block-oriented storage media. The class definition abstracts normal I/O operation using a message that consists of the starting logical block address, the number of bytes, the data buffer, the operation code, and the device handle on which to operate. The LSI53C1510 optimizes the request processing by attempting to sort and concatenate different requests, thereby reducing seek and latency time on the drives, and overall command overhead per request. Each request is managed as a single exchange and appropriate error recovery and reporting is provided. Table 2.4 lists the base messages that comprise the Random Block Storage Class message protocol.

| Function            | Description                             |
|---------------------|-----------------------------------------|
| BsaBlockRead        | Read from device to memory              |
| BsaBlockReassign    | Reassign block addresses                |
| BsaBlockWrite       | Write to device from memory             |
| BsaBlockWriteVerify | Write to device from memory then verify |
| BsaCacheFlush       | Write dirty cache to media              |
| BsaDeviceReset      | Reset the device                        |
| BsaMediaFormat      | Not defined at this time                |
| BsaMediaVerify      | Verify accessibility of data            |
| BsaPowerMgt         | Power Management                        |
| BsaStatusCheck      | Check device status                     |

 Table 2.4
 Supported Random Block Storage Messages

In addition to the base messages for each class, the class definitions also provide utility messages to allow for management and configuration of devices. A generic user interface scripting language is used to allow for building generic configuration and management applications.

# 2.4 Support Components

The memory controller block within the LSI53C1510 provides access to external local memory resources. External memory devices supported include Flash ROM, DRAM, and SRAM.

The sections below provide guidance in choosing the support components necessary for a fully functional implementation using the LSI53C1510. A LSI53C1510 typical implementation diagram is shown below in Figure 2.6 for reference.

Figure 2.6 Typical Implementations



#### 2.4.1 DRAM Memory

The DRAM memory stores a run time image of the LSI53C1510 software. This memory also provides a data cache for RAID operations.

The LSI53C1510 uses a 32-bit demultiplexed memory bus to access the DRAM. This memory bus has the capability to address up to 128 Mbytes of EDO DRAM. The memory controller managing this bus has the flexibility to support variable DRAM access speeds. The speed of the DRAMs will have a dramatic impact on the performance of the LSI53C1510 and 50 ns EDO DRAM is required. The LSI53C1510 memory controller also supports optional byte-wide parity error detection.

#### 2.4.2 Flash ROM

The memory controller in the LSI53C1510 manages an optional Flash ROM. If present, the Flash ROM is used to store the software for the LSI53C1510 Protocol Engine and INT 0x13 boot software.

If the Flash ROM is not used, then the host platform is responsible for downloading the Protocol Engine software to the LSI53C1510 through the PCI interface. The LSI53C1510 supports a diagnostic interface that is enabled through a sequence of commands issued to the WRSEQ register in the host interface register set. Software may be directly written to the LSI53C1510 internal memory and external DRAM through the diagnostic interface. Details of this implementation are not currently defined; therefore, LSI Logic recommends using Flash ROM for software storage.

The Flash ROM is accessed using the lower 8 bits of the DRAM Memory Interface.

#### 2.4.3 Serial EEPROM

The serial EEPROM is primarily used during nonintelligent mode operations. It can be programmed using the host interface of the LSI53C1510.

# Chapter 3 Software Description

This chapter describes the software features, firmware features, and memory requirements for the LSI53C1510 in the following sections:

- Section 3.1, "PCI RAID Software Solutions," page 3-1
- Section 3.2, "Management Software Features," page 3-3
- Section 3.3, "RAID Firmware Features," page 3-3
- Section 3.4, "SDMS Software," page 3-8
- Section 3.5, "Memory Requirements," page 3-8

### 3.1 PCI RAID Software Solutions

The LSI53C1510 is the first in high-integration RAID processor. LSI Logic offers a full PCI RAID software solution consisting of the LSI Logic RAID DDM, SYMplicity Storage Manager utility, and Wind River Systems' IxWorks RTOS. These applications run in the LSI53C1510 intelligent mode.

### 3.1.1 PCI RAID

Operating in intelligent mode, the LSI53C1510 can use the LSI Logic PCI RAID software package.

Leveraging third generation software from the LSI Logic established and successful bridge controllers and subsystems, the LSI Logic RAID software for the LSI53C1510 provides an extremely stable, feature rich, high availability platform.

### 3.1.2 SYMplicity Storage Manager

SYMplicity Storage Manager provides host-based, transparent management of disk array controllers and the following features.

- Common Features
  - Obtaining a RAID Module Profile
  - Naming a RAID Module (user-defined)
  - Locating a RAID Module
- Configuration
  - LUN creation, deletion using GUI or command line
  - Easy default configurations or detailed parameter options available
  - Manages multiple RAID modules
  - Hot Spare Creation/Deletion
  - Dynamic Reconfiguration features
- Status
  - Event logging in system log or Storage Manager (specific log)
  - Scriptable error notification\_SNMP, email, etc.
  - LUN Reconstruction progress and in-progress tuning
  - Performance Monitor
    - OUI displays key statistics for a card and its logical units
    - Ocommand line interface captures full set of detailed data
- Recovery
  - Health Check for immediate report of component failures
  - Lead-through Recovery Steps from Single or Multiple Failures
- Maintenance/Tuning
  - Cache Management
  - Parity Check and Repair
  - Set LUN Reconstruction Rates

### 3.1.3 Wind River Systems' IxWorks RTOS

Wind River Systems has ported IxWorks to the LSI53C1510. This version of IxWorks has been tuned for optimal performance.

### 3.2 Management Software Features

Management software has the following features:

- Supported by SYMplicity Storage Manager
- Client/Server Model (Windows NT/Win95 Client with Windows NT, Netware, or UNIXWare Server)
- Compatible with Microsoft Cluster Server (Wolfpack)
- Online maintenance and event notification
- BBU Support with Utility level software
- Remote Diagnostic Capability
- Configurable Drive Rebuild rate
- Recovery Guru

### 3.3 RAID Firmware Features

RAID firmware has the following features:

- RAID Levels 0, 1, 3, 5, and 10
- Caching
  - Caching (Read-ahead, write through, or write back)
  - Cache memory options of 8 Mbyte to 128 Mbyte
- Runs in optimal and degraded mode
- Hardware Assisted Parity Calculation
- Variable Stripe Size
- Tagged Command Queuing
- Global hot spare drives
- Drive hot swap with automatic, transparent reconstruction

- Online Dynamic Capacity Expansion
- Online RAID Level Migration/Reconfiguration
- Battery Backup Support and Cache Recovery
- Supports SCSI Accessed Fault-Tolerant Enclosure (SAF-TE)

#### 3.3.1 RAID Levels 0, 1, 3, 5, and 10

This section describes RAID and the different RAID levels.

#### 3.3.1.1 RAID (Redundant Array of Independent Disks)

A disk array in which part of the storage capacity is used to store redundant information about user data stored on the remainder of the storage capacity. The redundant information enables regeneration of user data if one of the disk drives in the drive group fails.

#### 3.3.1.2 RAID Level

Indicates the way the controller reads and writes data and array parity on the drives. The LSI53C1510 controller can create RAID Level 0, 1, 3, and 5 logical units. These levels DO NOT indicate any certain hierarchy or preference.

#### 3.3.1.3 RAID Level 0

RAID Level 0 is a nonredundant RAID Level where data, without parity, is striped across a drive group/LUN. All drives are available for storing user data. Any single drive failure causes data loss and a logical unit status of Dead.

#### 3.3.1.4 RAID Level 1

RAID Level 1 or disk mirroring, protects data against disk failure by replicating all data stored on the virtual disk at least once. For some I/O intensive applications, a RAID Level 1 can improve performance significantly over a single disk. As implemented by LSI Logic, RAID 1 combines both striping and mirroring. The striping and mirroring combination is also referred to as RAID 0+1 or RAID 10.

#### 3.3.1.5 RAID Level 3

RAID Level 3 adds parity to a striped array, permitting user data to be regenerated in the event of a failure. RAID Level 3 arrays use normal disk mechanisms for failure detection and the parity for data regeneration in the event of a failure. RAID Level 3 relies on close coordination of member disk activities.

#### 3.3.1.6 RAID Level 5

RAID Level 5 is another independent access RAID Level. It is functionally equivalent to RAID Level 4, using a single parity strip to protect data stored on several data strips in the same stripe. It differs from RAID Level 4 in that its parity strips are distributed across multiple array members rather than being concentrated on a dedicated parity disk. This provides some relief from the write bottleneck that characterizes RAID Level 4, and is the reason that RAID 5 is most often implemented in independent access RAID array products rather than RAID Level 4.

#### 3.3.2 Caching

Cache memory is an area on the controller used for intermediate storage of read and write data. By using cache, you can increase system performance because the data for a read or write operation from the host may already be in the cache from a previous operation (thus the need to access the drive itself is eliminated), or the write operation is considered complete once it is written to the cache. The following caching options are supported.

- Caching (Read-ahead, write through, or write back)
- Cache memory options of 8 Mbyte to 128 Mbyte

#### 3.3.3 Runs in Optimal and Degraded Mode

The software permits your RAID system to produce optimal performance. If a failure occurs, the system can run in a degraded mode until replacement of the failed unit occurs.

#### 3.3.4 Hardware Assisted Parity Calculation

RAID firmware uses the Hardware PAE in the LSI53C1510 to offload parity generation and checking from the host. The PAE calculates the parity for write operations much faster than what can be done in software/firmware. It also allows multiple parity operations to be queued for maximum efficiency.

### 3.3.5 Tagged Command Queuing

Tagged command queuing provides the capability for the host to issue multiple commands to a logical unit. This capability is essential for an array logical unit that is made up of multiple devices. Without tagged queuing, the controller can only execute one operation on the logical unit at a time, even though there are multiple drives available for overlapped operations. The maximum number of commands which can be queued in the controller (the sum of all logical units) is 256. This is the number of available structures the controller has for operations received from the host. If the host attempts to issue more commands to the controller than it has structures available for, a Queue Full status will be returned.

The controller maintains a queue for each logical unit and a queue for each drive in the logical unit. How a command moves from queue to queue is dependent on the type of queue tag received with the command.

#### 3.3.6 Global Hot Spare Drives

This drive contains no valid data but if a failure occurs, the controller can automatically reconstruct and use the global hot spare drive to replace a failed drive. Hot spare drive allows full performance and data redundancy to be restored without user intervention. The user simply replaces the failed drive at a later time. This is an important feature because it can significantly reduce mean time to data loss. A global hot spare drive can replace a failed drive of the same or smaller capacity anywhere on the disk array.

#### 3.3.7 Hot Swap Drive with Automatic, Transparent Reconstruction

This disk drive replaces a failed drive. Hot Swap technology makes it possible to remove and replace an array component while power is applied and data activity to and from the system continues. The controller automatically reconstructs data on the new drive, or initiates copying back the data from the global hot spare drive that is standing in for the failed drive. This data reconstruction is transparent to the user and allows full performance and data redundancy to be restored.

#### 3.3.8 Variable Stripe Size

The Dynamic Segment Sizing (DSS) feature provides the ability to change the segment size for a LUN. Changing the segment size causes the LUN to be reconfigured such that the data is mapped according to the new segment size. This feature is provided while allowing full user data availability and accessibility. The RAID firmware allows variable stripe size. A striped array is also known as a RAID Level 0 array.

#### 3.3.9 Online Dynamic Capacity Expansion

The Dynamic Capacity Expansion feature provides the ability to add drives to a drive group. Adding drives to a drive group causes the LUNs on that drive group to be reconfigured such that the data is spread onto the additional drives. After reconfiguration, the additional capacity may be used to create additional LUNs on the drive group. This feature is provided while allowing full user data availability and accessibility.

#### 3.3.10 Online RAID Level Migration/Reconfiguration

The Dynamic RAID Migration (DRM) feature provides the ability to change the RAID Level for a drive group. Changing the RAID Level causes the LUNs in the drive group to be reconfigured such that the data is mapped according to the definition of the new RAID Level. This feature is provided while allowing full user data availability and accessibility. Valid RAID Level Migrations are: 0>1, 0>3, 0>5, 1>0, 1>3, 1>5, 3>0, 3>1, 3>5, 5>0, 5>1, and 5>3.

#### 3.3.11 Battery Backup Support and Cache Recovery

The Battery Backup feature allows data in cache memory to be saved and then recovered following a power failure.

#### 3.3.12 Supports SAF-TE

SAF-TE support has been added to the destination (drive) side of the controller. This allows attachment of drive enclosures that support SAF-TE.

### 3.4 SDMS Software

Operating in nonintelligent mode, the LSI53C1510 can use the SDMS software package.

SDMS software is a complete software package that solves the increasingly complex problem of managing system I/O. It seamlessly addresses hardware and software interfaces by supporting the LSI Logic family of SCSI processors and controllers, and a wide range of SCSI peripheral devices, while offering interoperability across application programs, operating systems, and host platforms. SDMS software consists of a resident SCSI BIOS that manages all SCSI controller or processor specific functions, and a series of SCSI device drivers that provide operating system and peripheral specific support.

SDMS software provides a standard method to interface SCSI I/O subsystems with devices, operating systems, and application software. It also enhances system capabilities already provided by SCSI controllers and processors by facilitating multithreaded I/O support, system wide SCSI device access, and the creation of new applications.

### 3.5 Memory Requirements

To run the LSI53C1510 in intelligent mode, with the PCI RAID software solutions (LSI Logic RAID DDM, SYMplicity Storage Manager utility, and Wind River Systems' IxWorks RTOS), your memory should meet the following requirements.

- EDO DRAM (with parity) 8 Mbytes to 128 Mbytes
- Flash ROM minimum of 2 Mbytes
- NVRAM (with real time clock) 8 Kbytes (equivalent to SGS-Thomson MK48T18)

To run the LSI53C1510 in nonintelligent mode, with LSI Logic the SDMS software package, your memory should meet the following requirements.

- Two Serial EEPROM 2 Kbytes
- Flash ROM 128 Kbytes

# Chapter 4 Signal Descriptions

This chapter presents the LSI53C1510 pin configuration and signal definitions using tables and illustrations. Figure 4.1 is the functional signal grouping. The signal descriptions are organized into functional groups:

- Section 4.1, "Signal Groupings," page 4-2
- Section 4.2, "PCI Interface Signals," page 4-4
- Section 4.3, "SCSI Interface Signals," page 4-10
- Section 4.4, "Memory Interface Signals," page 4-15
- Section 4.5, "Miscellaneous Interface Signals," page 4-18

A slash (/) at the end of a signal name indicates that the active state occurs when the signal is at a LOW voltage. When the slash is absent, the signal is active at a HIGH voltage.

All signals/pins described in this chapter are identified by a pin type described in Table 4.1.

| Туре  | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| I     | Input, a standard input only signal                                                                  |
| 0     | Totem Pole Output, a standard output driver                                                          |
| I/O   | Input and Output (bidirectional)                                                                     |
| T/S   | 3-state, a bidirectional, 3-state input/output signal                                                |
| S/T/S | Sustained 3-state, an active LOW 3-state signal owned and driven by one and only one agent at a time |

Table 4.1Pin Type Description

# 4.1 Signal Groupings

The LSI53C1510 signals fall into the following groups. These groups are illustrated in Figure 4.1.

- PCI Interface Signals
  - System Signals
  - Address and Data Signals
  - Interface Control Signals
  - Arbitration Signals
  - Interrupt Signals
  - Error Reporting Signals
  - Power Management Event Signals
- SCSI Interface Signals
  - A-Channel
  - B-Channel
- Memory Interface Signals
  - ROM/SRAM Signals
  - EDO DRAM Signals
- Miscellaneous Interface Signals
  - SCSI GPIO Function Signals
  - UART Signals
  - JTAG Signals
  - ARM Debug Signals
  - ARM
  - RAID Mode
- Power and Ground Signals



#### Figure 4.1 LSI53C1510 Functional Signal Groupings

# 4.2 PCI Interface Signals

The PCI Bus Interface Signals section contains tables describing the signals for the following signal groups: System Signals, Address and Data Signals, Interface Control Signals, Arbitration Signals, Interrupt Signals, the ARM Signal, Error Recording Signals, the Power Management Signal, and GPIO Interface Signals.

### 4.2.1 System Signals

Table 4.2 describes the System signals.

| Table 4.2 | System Signals |
|-----------|----------------|
|-----------|----------------|

| Name | Bump | Туре | Strength | Description                                                                                                                                                                                                                                                                                                                                           |
|------|------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK  | F25  | I    | N/A      | <b>Clock</b> provides timing for all transactions on the PCI bus and<br>is an input to every PCI device. All other PCI signals are<br>sampled on the rising edge of CLK, and other timing<br>parameters are defined with respect to this edge. Clock can<br>optionally serve as the SCSI core clock, but this may effect fast<br>SCSI transfer rates. |
| RST/ | N24  | I    | N/A      | <b>Reset</b> forces the PCI sequencer of each device to a known state. All T/S and S/T/S signals are forced to a high impedance state, and all internal logic is reset. The RST/ input is synchronized internally to the rising edge of CLK. The CLK input must be active while RST/ is active to properly reset the device.                          |

### 4.2.2 Address and Data Signals

Table 4.3 describes the Address and Data signals.

#### Table 4.3 Address and Data Signals

| Name         | Bump                                                                                                                                                                                   | Туре | Strength     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI_AD[31:0] | M25, M24, M26,<br>L25, L24, L26, K23,<br>K25, J25, H25, J24,<br>H26, H23, G25,<br>G26, H24, C25,<br>D24, A25, C23, B24,<br>A24, D22, B23, B22,<br>A22, D20, B21, A21,<br>C21, B20, A20 | T/S  | 16 mA<br>PCI | Physical dword <b>PCI Address and Data</b> are<br>multiplexed on the same PCI pins. During<br>the first clock of a transaction, AD[31:0]<br>contain a physical byte address. During<br>subsequent clocks, AD[31:0] contain data.<br>A bus transaction consists of an address<br>phase followed by one or more data<br>phases. PCI supports both read and write<br>bursts. AD[7:0] define the least significant<br>byte, and AD[31:24] define the most<br>significant byte. |
| C_BE[3:0]/   | K26, G23, E24, A23                                                                                                                                                                     | T/S  | 16 mA<br>PCI | <b>Bus Command and Byte Enables</b> are<br>multiplexed on the same PCI pins. During<br>the address phase of a transaction,<br>C_BE[3:0]/ define the bus command.<br>During the data phase, C_BE[3:0]/ are<br>used as byte enables. The byte enables<br>determine which byte lanes carry<br>meaningful data. C_BE[0]/ applies to byte<br>0, and C_BE[3]/ to byte 3.                                                                                                         |
| PAR          | C26                                                                                                                                                                                    | T/S  | 16 mA<br>PCI | <b>Parity</b> is even parity across the AD[31:0]<br>and C_BE[3:0]/ lines. During the address<br>phase, both the address and command bits<br>are covered. During data phase, both data<br>and byte enables are covered.                                                                                                                                                                                                                                                     |

# 4.2.3 Interface Control Signals

Table 4.4 describes the Interface Control signals.

| Table 4.4 | Interface | Control | Signals |
|-----------|-----------|---------|---------|
|-----------|-----------|---------|---------|

| Name    | Bump | Туре  | Strength     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FRAME/  | G24  | S/T/S | 16 mA<br>PCI | <b>Cycle Frame</b> is driven by the current master to indicate the beginning and duration of an access. FRAME/ is asserted to indicate that a bus transaction is beginning. While FRAME/ is deasserted, either the transaction is in the final data phase or the bus is idle.                                                                                                                                                                                                        |
| IRDY/   | E26  | S/T/S | 16 mA<br>PCI | <b>Initiator Ready</b> indicates the initiating agent's (bus master's) ability to complete the current data phase of the transaction. IRDY/ is used with TRDY/. A data phase is completed on any clock when both IRDY/ and TRDY/ are sampled asserted. During a write, IRDY/ indicates that valid data is present on AD[31:0]. During a read, it indicates that the master is prepared to accept data. Wait cycles can be inserted until both IRDY/ and TRDY/ are asserted together. |
| TRDY/   | E25  | S/T/S | 16 mA<br>PCI | <b>Target Ready</b> indicates the target agent's (selected device's) ability to complete the current data phase of the transaction. TRDY/ is used with IRDY/. A data phase is completed on any clock when both TRDY/ and IRDY/ are sampled asserted. During a read, TRDY/ indicates that valid data is present on AD[31:0]. During a write, it indicates that the target is prepared to accept data. Wait cycles can be inserted until both IRDY/ and TRDY/ are asserted together.   |
| STOP/   | D26  | S/T/S | 16 mA<br>PCI | <b>Stop</b> indicates that the selected target is requesting the master to stop the current transaction.                                                                                                                                                                                                                                                                                                                                                                             |
| DEVSEL/ | F24  | S/T/S | 16 mA<br>PCI | <b>Device Select</b> indicates that the driving device has decoded its address as the target of the current access. As an input, it indicates to a master whether any device on the bus has been selected.                                                                                                                                                                                                                                                                           |
| IDSEL   | K24  | I     | N/A          | <b>Initialization Device Select</b> is used as a chip select in place of the upper 24 address lines during configuration read and write transactions.                                                                                                                                                                                                                                                                                                                                |

### 4.2.4 Arbitration Signals

Table 4.5 describes the Arbitration signals.

| Name | Bump | Туре | Strength     | Description                                                                                                                                                                                                                                                |
|------|------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REQ/ | N26  | 0    | 16 mA<br>PCI | <b>Request</b> indicates to the arbiter that this agent desires use of the PCI bus. Both SCSI functions share the REQ/ signal.                                                                                                                             |
| GNT/ | M23  | Ι    | N/A          | <b>Grant</b> indicates to the agent that access to the PCI bus has<br>been granted. Both SCSI functions share the GNT/ signal in<br>nonintelligent mode.<br>In intelligent mode, the GNT/ signal is shared by the Internal<br>Module Bus (IMB) bus agents. |

### 4.2.5 Interrupt Signals

Table 4.6 describes the Interrupt signals.

Table 4.6Interrupt Signals

| Name  | Bump | Туре | Strength     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INTA/ | P24  | 0    | 16 mA<br>PCI | <b>Interrupt Function A.</b> This signal, when asserted LOW, indicates an interrupting condition in SCSI Function A and that service is required from the host CPU. The output drive of this pin is open drain. If the SCSI Function B interrupt is rerouted at power-up using the INTA/ enable sense resistor (pull-down on MEM_ADDR9), this signal indicates that an interrupting condition has occurred in either the SCSI Function A or SCSI Function B.                         |
| INTB/ | N23  | 0    | 16 mA<br>PCI | <b>Interrupt Function B.</b> This signal, when asserted LOW, indicates an interrupting condition in SCSI Function B and that service is required from the host CPU. The output drive of this pin is open drain. This interrupt can be rerouted to INTA/ at power-up using the INTA/ enable sense resistor (pull-down on MEM_ADDR9). This causes the LSI53C1510 to program the SCSI Function B PCI register Interrupt Pin (3D) to 0x01. In intelligent mode, this signal is not used. |

### 4.2.6 ARM Signal

Table 4.7 describes the ARM signal.

#### Table 4.7 ARM Signal

| Name | Bump | Туре | Strength | Description                                                                                              |
|------|------|------|----------|----------------------------------------------------------------------------------------------------------|
| XINT | N25  | I    | -        | <b>External Interrupt.</b> This pin, when asserted, indicates that an interrupting condition is pending. |

### 4.2.7 Error Recording Signals

Table 4.8 describes the Error Recording signals.

#### Table 4.8 Error Recording Signals

| Name  | Bump | Туре  | Strength     | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-------|------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PERR/ | D25  | S/T/S | 16 mA<br>PCI | <b>Parity Error.</b> This may be pulsed active by an agent that detects a data parity error. PERR/ can be used by any agent to signal data corruption. However, on detection of a PERR/ pulse, the central resource may generate a nonmaskable interrupt to the host CPU, which often implies the system is unable to continue operation once error processing is complete. |
| SERR/ | E23  | 0     | 16 mA<br>PCI | <b>System Error.</b> This output is used to report address and data parity errors.                                                                                                                                                                                                                                                                                          |

### 4.2.8 Power Management Signal

Table 4.9 describes the Power Management signal.

| Table 4.9 | Power | Management | Signal |
|-----------|-------|------------|--------|
|-----------|-------|------------|--------|

| Name | Bump | Туре | Strength     | Description                                                                                                     |
|------|------|------|--------------|-----------------------------------------------------------------------------------------------------------------|
| PME/ | TI   | 0    | 16 mA<br>PCI | <b>Power Management Event.</b> This signal, when asserted LOW, indicates a power management event has occurred. |

# 4.2.9 GPIO Interface Signals

Table 4.10 describes the GPIO Interface signals.

 Table 4.10
 GPIO Interface Signals

| Name         | Bump                          | Туре | Strength | Description                                                                                                                                                                                                                       |
|--------------|-------------------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A_GPIO [4:0] | W24,<br>V26, V25,<br>V24, U26 | I/O  | 24 mA    | A General Purpose I/O. Signals GPIO0–GPIO3 default to input mode on reset. Signal GPIO4 defaults to output mode on reset. These signals are controlled or observed by firmware and may be configured as inputs or outputs.        |
| B_GPIO [4:0] | W2, V1,<br>U3, U1,<br>U2      | I/O  | 24 mA    | <b>B General Purpose I/O.</b> Signals GPIO0–GPIO3 default to input mode on reset. Signal GPIO4 defaults to output mode on reset. These signals are controlled or observed by firmware and may be configured as inputs or outputs. |

# 4.3 SCSI Interface Signals

The SCSI Bus Interface Signals section contains tables describing the signals for the following signal groups: the SCSI Clock Signal, SCSI A-Channel Interface Signals, and SCSI B-Channel Interface Signals.

#### 4.3.1 SCSI Clock Signal

Table 4.11 describes the SCSI Clock signal.

Table 4.11 SCSI Clock Signal

| Name | Bump | Туре | Strength | Description                                                                                                                                                                                                                                                                                                                            |
|------|------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK | AD13 | I    | N/A      | <b>SCSI Clock</b> is used to derive all SCSI related timings. The speed of this clock is determined by the application's requirements. The clock supplied to SCLK must be at 40 MHz. This frequency is doubled to create the 80 MHz clock required by both SCSI functions. For Ultra2, this frequency is quadrupled to create 160 MHz. |

### 4.3.2 SCSI A-Channel Interface Signals

Table 4.12 describes the SCSI A-Channel Interface signals.

| Table 4.12 | SCSI A-Channel | Interface | Signals <sup>1</sup> |
|------------|----------------|-----------|----------------------|
|------------|----------------|-----------|----------------------|

| Name         | Bump                                                                                                       | Туре | Strength      | Description                                                                                                                                                                                                                                                  |
|--------------|------------------------------------------------------------------------------------------------------------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A_SD[15:0]-/ | AA26, Y25, Y24,<br>W26, AF14, AD15,<br>AE16, AF16, AE23,<br>AF24, AE24, AE26,<br>AD25, AB23, AC26,<br>AB25 | I/O  | 48 mA<br>SCSI | <ul> <li>SCSI Function A Data.</li> <li>LVD Mode: A_SD[15:0]–/ signals are the negative half of the LVDlink 16-bit pair of SCSI data lines.</li> <li>SE Mode: The SE interface uses only the plus signals, therefore, these signals are not used.</li> </ul> |

| Name         | Bump                                                                            | Туре | Strength      | Description                                                                                                                                                                                                                                                                                              |
|--------------|---------------------------------------------------------------------------------|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A_SD[15:0]+/ |                                                                                 |      | 48 mA         | SCSI Function A Data.                                                                                                                                                                                                                                                                                    |
|              | W23, AE15, AF15,<br>AD16, AC17, AC22,<br>AD22, AD23, AC24,<br>AD26, AC25, AB24, |      | SCSI          | LVD Mode: A_SD[15:0]+/ signals are the positive half of the LVDlink 16-bit pair of SCSI data lines.                                                                                                                                                                                                      |
|              | AB26                                                                            |      |               | SE Mode: The SE interface uses only the plus signals as the 16-bit SCSI data and parity bus.                                                                                                                                                                                                             |
| A_SDP[1:0]-/ | Y23, AD21                                                                       | I/O  | 48 mA         | SCSI Function A Data Parity.                                                                                                                                                                                                                                                                             |
|              |                                                                                 |      | SCSI          | LVD Mode: A_SDP[1:0]–/ are the negative half of the LVDlink pair for SCSI data parity lines.                                                                                                                                                                                                             |
|              |                                                                                 |      |               | SE Mode: The SE interface uses only the plus signals, therefore, these signals are not used.                                                                                                                                                                                                             |
| A_SDP[1:0]+/ | AA25, AF23                                                                      | I/O  | 48 mA         | SCSI Function A Data Parity.                                                                                                                                                                                                                                                                             |
|              |                                                                                 |      | SCSI          | LVD Mode: A_SDP[1:0]+/ are the positive half of the LVDlink pair for SCSI data parity lines.                                                                                                                                                                                                             |
|              |                                                                                 |      |               | SE Mode: The SE interface uses only the plus signals as the 16-bit SCSI data and parity bus.                                                                                                                                                                                                             |
| A_DIFFFSENS  | AD14                                                                            | I    | N/A           | SCSI Function A Differential Sense.                                                                                                                                                                                                                                                                      |
|              |                                                                                 |      |               | This pin detects the presence of a SE<br>device on a differential system. When<br>external differential transceivers are used,<br>and a zero is detected on this pin, all SCSI<br>Function A chip outputs are 3-stated to<br>avoid damage to the transceivers. Tie this<br>pin HIGH during SE operation. |
| A_SC_D /     | AE19, AF18                                                                      | I/O  | 48 mA<br>SCSI | <b>Control/Data.</b> The target asserts this signal with the MSG/ and C_D signals to determine the information transfer phase.                                                                                                                                                                           |
| A_SI_O /     | AF17, AE17                                                                      | I/O  | 48 mA<br>SCSI | <b>Input/Output.</b> The target asserts this signal with the MSG/ and C_D signals to determine the information transfer phase.                                                                                                                                                                           |
| A_SMSG /     | AE20, AC19                                                                      | I/O  | 48 mA<br>SCSI | <b>Message.</b> The target asserts this signal with the I_O and C_D signals to determine the information transfer phase.                                                                                                                                                                                 |

# Table 4.12 SCSI A-Channel Interface Signals<sup>1</sup> (Cont.)

| Name     | Bump       | Туре | Strength      | Description                                                                                                                                                                                                                                |
|----------|------------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A_SREQ / | AE18, AE17 | I/O  | 48 mA<br>SCSI | <b>Request.</b> This signal is a data handshake line from a target device. The target asserts this signal when requesting a data transfer.                                                                                                 |
| A_SACK / | AF21, AC20 | I/O  | 48 mA<br>SCSI | <b>Acknowledge.</b> This signal is a data<br>handshake signal from initiator device.<br>The initiator asserts this signal in response<br>to the REQ/ signal to acknowledge a data<br>transfer.                                             |
| A_SBSY / | AD20, AE21 | I/O  | 48 mA<br>SCSI | <b>Busy.</b> This signal is asserted when the SCSI bus is busy. When a device wants to arbitrate to use the SCSI bus, BSY/ is driven active. Once the arbitration and selection phases are complete, the target drives this signal active. |
| A_SATN / | AE22, AF22 | I/O  | 48 mA<br>SCSI | Attention. The initiator asserts this signal when requesting a message out phase.                                                                                                                                                          |
| A_SRST / | AD19, AF20 | I/O  | 48 mA<br>SCSI | <b>Reset.</b> This signal performs a SCSI bus reset when asserted.                                                                                                                                                                         |
| A_SSEL / | AF, AD18   | I/O  | 48 mA<br>SCSI | <b>Select.</b> This signal selects or reselects another SCSI device when asserted.                                                                                                                                                         |

| Table 4.12 | SCSI A-Channel | <b>Interface Signals</b> | <sup>1</sup> (Cont.) |
|------------|----------------|--------------------------|----------------------|
|------------|----------------|--------------------------|----------------------|

1. The SE interface uses only the - signals. LVD interface uses both the + and - signals.

# 4.3.3 SCSI B-Channel Interface Signals

Table 4.13 describes the SCSI B-Channel Interface signals.

| Table 4.13 SC | SI B-Channel | Interface | Signals <sup>1</sup> |
|---------------|--------------|-----------|----------------------|
|---------------|--------------|-----------|----------------------|

| Name         | Bump                                                               | Туре | Strength      | Description                                                                                                                                                                                                                                                                                              |
|--------------|--------------------------------------------------------------------|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B_SD[15:0]-/ | AE11, AD11,                                                        | I/O  | 48 mA<br>SCSI | SCSI Function B Data.                                                                                                                                                                                                                                                                                    |
|              | AF13, AD12,<br>W1, Y2, W3,<br>AA1, AE6, AD6,<br>AF7, AE8, AC8,     |      |               | LVD Mode: B_SD[15:0]–/ signals are the negative half of the LVDlink 16-bit pair of SCSI data lines.                                                                                                                                                                                                      |
|              | AF9, AD9, AE10                                                     |      |               | SE Mode: The SE interface uses only the plus signals, therefore, these signals are not used.                                                                                                                                                                                                             |
| B_SD[15:0]+/ | AC10, AF12,                                                        | I/O  | 48 mA         | SCSI Function B Data.                                                                                                                                                                                                                                                                                    |
|              | AE12, AE13,<br>V3, W4, Y1, Y4,<br>AC7, AF6, AE7,<br>AD7, AF8, AD8, |      | SCSI          | LVD Mode: B_SD[15:0]+/ signals are the positive half of the LVDlink 16-bit pair of SCSI data lines.                                                                                                                                                                                                      |
|              | AE9, AF10                                                          |      |               | SE Mode: The SE interface uses only the plus signals as the 16-bit SCSI data and parity bus.                                                                                                                                                                                                             |
| B_SDP[1:0]-/ | AF11, AF5                                                          | I/O  | 48 mA         | SCSI Function B Data Parity.                                                                                                                                                                                                                                                                             |
|              |                                                                    |      | SCSI          | LVD Mode: B_SDP[1:0]–/ are the negative half of the LVDlink pair for SCSI data parity lines.                                                                                                                                                                                                             |
|              |                                                                    |      |               | SE Mode: The SE interface uses only the plus signals, therefore, these signals are not used.                                                                                                                                                                                                             |
| B_SDP[1:0]+/ | AD10, AE5                                                          | I/O  | 48 mA         | SCSI Function B Data Parity.                                                                                                                                                                                                                                                                             |
|              |                                                                    |      | SCSI          | LVD Mode: B_SDP[1:0]+/ are the positive half of the LVDlink pair for SCSI data parity lines.                                                                                                                                                                                                             |
|              |                                                                    |      |               | SE Mode: The SE interface uses only the plus signals as the 16-bit SCSI data and parity bus.                                                                                                                                                                                                             |
| B_DIFFFSENS  | AC12                                                               | I    | N/A           | SCSI Function B Differential Sense.                                                                                                                                                                                                                                                                      |
|              |                                                                    |      |               | This pin detects the presence of a SE device<br>on a differential system. When external<br>differential transceivers are used, and a zero<br>is detected on this pin, all SCSI Function B<br>chip outputs are 3-stated to avoid damage to<br>the transceivers. Tie this pin HIGH during SE<br>operation. |

| Name     | Bump     | Туре | Strength      | Description                                                                                                                                                                                                                                |
|----------|----------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B_SC_D / | AA3, AC1 | I/O  | 48 mA<br>SCSI | <b>Control/Data.</b> The target asserts this signal with the MSG/ and C_D signals to determine the information transfer phase.                                                                                                             |
| B_SI_O / | AA2, Y3  | I/O  | 48 mA<br>SCSI | <b>Input/Output.</b> The target asserts this signal with the MSG/ and C_D signals to determine the information transfer phase.                                                                                                             |
| B_SMSG / | AD1, AB3 | I/O  | 48 mA<br>SCSI | <b>Message.</b> The target asserts this signal with the I_O and C_D signals to determine the information transfer phase.                                                                                                                   |
| B_SREQ / | AB1, AB2 | I/O  | 48 mA<br>SCSI | <b>Request.</b> This signal is a data handshake line from a target device. The target asserts this signal when requesting a data transfer.                                                                                                 |
| B_SACK / | AF2, AD4 | I/O  | 48 mA<br>SCSI | <b>Acknowledge.</b> This signal is a data handshake signal from initiator device. The initiator asserts this signal in response to the REQ/ signal to acknowledge a data transfer.                                                         |
| B_SBSY / | AE3, AF3 | I/O  | 48 mA<br>SCSI | <b>Busy.</b> This signal is asserted when the SCSI bus is busy. When a device wants to arbitrate to use the SCSI bus, BSY/ is driven active. Once the arbitration and selection phases are complete, the target drives this signal active. |
| B_SATN / | AC5, AE4 | I/O  | 48 mA<br>SCSI | Attention. The initiator asserts this signal when requesting a message out phase.                                                                                                                                                          |
| B_SRST / | AD2, AC3 | I/O  | 48 mA<br>SCSI | <b>Reset.</b> This signal performs a SCSI bus reset when asserted.                                                                                                                                                                         |
| B_SSEL / | AC2, AB4 | I/O  | 48 mA<br>SCSI | <b>Select.</b> This signal selects or reselects another SCSI device when asserted.                                                                                                                                                         |

 Table 4.13
 SCSI B-Channel Interface Signals<sup>1</sup> (Cont.)

1. The SE interface uses only the – signals. LVD interface uses both the + and – signals.

# 4.4 Memory Interface Signals

The Memory Interface Signals section contains tables describing the signals for the following groups: ROM/SRAM Interface Signals, SCAN Signals, and DRAM Interface Signals.

### 4.4.1 ROM/SRAM Interface Signals

Table 4.14 describes the ROM/SRAM Interface signals.

 Table 4.14
 ROM/SRAM Interface Signals

| Name            | Bump                                                           | Туре | Strength | Description                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|----------------------------------------------------------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCE2_RD/        | K4                                                             | 0    | 8 mA     | Memory Signal for MEM_CE(2).                                                                                                                                                                                                                                                                                                                                                       |
| MCE2_WR/        | L2                                                             | 0    | 8 mA     | Memory Signal for MEM_CE(2).                                                                                                                                                                                                                                                                                                                                                       |
| MEM_CE/[2:0]    | K3, K2, K1                                                     | 0    | 8 mA     | <b>Memory Chip Enable.</b> These pins are used as chip enable signals to external memory devices.                                                                                                                                                                                                                                                                                  |
| MEM_WE/         | M1                                                             | 0    | 8 mA     | <b>Memory Write Enable</b> . This pin is used as<br>a write enable signal to external memories<br>selected by MEM_CE[2:0].                                                                                                                                                                                                                                                         |
| MOE/_TESTOUT    | J3                                                             | 0    | 8 mA     | <b>Memory.</b> This pin is used as an output enable signal to external memories during read operations.                                                                                                                                                                                                                                                                            |
| MEM_ADDR [12:0] | J2, J1, H3,<br>H1, H2, G3,<br>G1, G2, F3,<br>F1, F2, G4,<br>E1 | 0    | 24 mA    | <b>Memory Address.</b> The memory address bus<br>provides a total of 8 K addressing of general<br>purpose memory addressing. The memory<br>address bus is also used for power-on<br>configuration with pull-up/pull-down resistors.<br>The resistors determine the ROM size. Is<br>concatenated with DRAM_ADDR for<br>MEM_CE cycles. Mirrors DRAM_ADDR<br>signals for DRAM cycles. |
| MEM_DATA [7:0]  | N3, M4, P2,<br>M3, N2, N1,<br>M2, L3                           | I/O  | 8 mA     | Memory Data lines.                                                                                                                                                                                                                                                                                                                                                                 |

# 4.4.2 SCAN Signals

Table 4.15 describes the SCAN signals.

#### Table 4.15 SCAN Signals

| Name             | Bump | Туре | Strength | Description                                          |
|------------------|------|------|----------|------------------------------------------------------|
| SCANMODE         | R1   | I    | N/A      | Scan Mode Enable. Used for manufacturing test.       |
| SCAN_EN          | R3   | I    | N/A      | Scan Enable. Used for manufacturing test.            |
| SCAN_RAM_EN      | P3   | I    | N/A      | Scan RAM Enable. Used for manufacturing test.        |
| SCAN_RST_EN      | R2   | I    | N/A      | Scan Reset Enable. Used for manufacturing test.      |
| SCAN_TEST_CLK_EN | R4   | Ι    | N/A      | Scan Test Clock Enable. Used for manufacturing test. |
| SCAN_TRI_EN      | P1   | I    | N/A      | Scan 3-State Enable. Used for manufacturing test.    |
## 4.4.3 DRAM Interface Signals

Table 4.16 describes the DRAM Interface signals.

#### Table 4.16 DRAM Interface Signals

| Name             | Bump                                                                                                                                                                                         | Туре | Strength | Description                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|--------------------------------------------------------------------------------------------|
| DRAM_CASFB_A     | A5                                                                                                                                                                                           | I    | N/A      | DRAM Column Address Strobe<br>Feedback.                                                    |
| DRAM_CASFB_B     | C7                                                                                                                                                                                           | I    | N/A      | DRAM Column Address Strobe<br>Feedback.                                                    |
| DRAM_WE/         | B4                                                                                                                                                                                           | 0    | 24 mA    | <b>DRAM Write Enable</b> . Indicates the direction data is to be transferred to/from DRAM. |
| DRAM_OE/         | A4                                                                                                                                                                                           | 0    | 16 mA    | DRAM Output Enable.                                                                        |
| DRAM_ADDR [12:0] | E3, D1, D2, E4,<br>C1, C2, D3, B1,<br>C4, B3, C5, A3,<br>D5                                                                                                                                  | 0    | 24 mA    | DRAM Memory Address lines.                                                                 |
| DRAM_DATA [31:0] | B19, D19, A18,<br>C18, B17, A16,<br>B16, C16, A14,<br>C15, D15, D13,<br>D12, B12, A12,<br>C11, A19, C19,<br>B18, A17, C17,<br>D17, A15, B15,<br>B14, B13, C14,<br>C13, A13, C12,<br>B11, ALL | I/O  | 8 mA     | DRAM Data lines.                                                                           |
| DRAM_PAR[3:0]    | D10, A10, B10,<br>C10                                                                                                                                                                        | I/O  | 8 mA     | <b>DRAM Data Parity</b> . These bits provide one parity bit for each byte of data.         |
| DRAM_RAS[3:0]/   | C6, B5, A9, B8                                                                                                                                                                               | 0    | 24 mA    | <b>DRAM Row Address Strobe.</b><br>Indicates the presence of a valid row address.          |
| DRAM_CAS[7:0]/   | C9, D8, A7, D7,<br>A8, B7, C8, B6                                                                                                                                                            | 0    | 26 mA    | DRAM Column Address Strobe.<br>Indicates the presence of a valid<br>column address.        |

## 4.5 Miscellaneous Interface Signals

The Miscellaneous Interface Signals section contains tables describing the signals for the following signal groups: UART Interface Signals, JTAG Interface Signals, ARM Debug Interface Signals, the RAID Interface Signal and Power and Ground Signals.

#### 4.5.1 UART Interface Signals

Table 4.17 describes the UART Interface signals.

Table 4.17 UART Interface Signals

| Name | Bump | Туре | Strength | Description    |
|------|------|------|----------|----------------|
| RXT  | P25  | Ι    | N/A      | Receive Data.  |
| ТХТ  | R24  | 0    | 4 mA     | Transmit Data. |

### 4.5.2 JTAG Interface Signals

Table 4.18 describes the JTAG Interface signals.

| Table 4.18 | JTAG | Interface | Signals |
|------------|------|-----------|---------|
|------------|------|-----------|---------|

| Name   | Bump | Туре | Strength | Description                                                                                                                                                              |
|--------|------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| тск    | T25  | I    | N/A      | <b>Test Clock.</b> This signal provides the clock for the JTAG test logic.                                                                                               |
| TMS    | T24  | I    | 4 mA     | <b>Test Mode Select.</b> This signal is decoded to select the JTAG test operation.                                                                                       |
| TDI    | R26  | I    | N/A      | <b>Test Data Input.</b> This signal is the serial input signal for JTAG. It receives the JTAG test logic instructions.                                                   |
| TDO    | P26  | 0    | 4 mA     | <b>Test Data Output.</b> This signal is the serial output signal for test instructions and data from the JTAG test logic.                                                |
| TRST/  | R25  | I    | N/A      | Test Reset. This signal resets the JTAG logic.                                                                                                                           |
| TESTIN | P4   | I    | N/A      | <b>Test In.</b> For test purposes only. This signal, when driven HIGH, is used for manufacturing test. It should be pulled LOW or left unconnected for normal operation. |

| Name         | Bump | Туре | Strength | Description                              |  |  |  |  |
|--------------|------|------|----------|------------------------------------------|--|--|--|--|
| TEST_HSC     | AC14 | I    | N/A      | Test HSC. For test purposes only.        |  |  |  |  |
| TEST_DRAMCLK | E2   | I    | N/A      | Test DRAM Clock. For test purposes only. |  |  |  |  |

Table 4.18 JTAG Interface Signals (Cont.)

#### 4.5.3 ARM Debug Interface Signals

Table 4.19 describes the ARM Debug Interface signals.

 Table 4.19
 ARM Debug Interface Signals

| Name      | Bump | Туре | Strength | Description                                                                                                           |
|-----------|------|------|----------|-----------------------------------------------------------------------------------------------------------------------|
| ARM_TMS   | U23  | Ι    | N/A      | <b>ARM Test Mode Select.</b> This signal is decoded to select the test operation.                                     |
| ARM_TDO   | U24  | 0    | N/A      | <b>ARM Test Data Output.</b> This signal is the serial output for test instructions and data from the ARM test logic. |
| ARM_TRST/ | T26  | Ι    | N/A      | ARM Test Reset. This signal resets the ARM test logic.                                                                |

### 4.5.4 RAID Interface Signal

Table 4.20 describes the signal for the RAID Interface signal.

#### Table 4.20 RAID Interface Signal

| Name        | Bump | Туре | Strength | Description |
|-------------|------|------|----------|-------------|
| POWER_FAIL/ | Т3   | -    | N/A      | Power Fail. |

## 4.5.5 Power and Ground Signals

Table 4.21 describes the signals for the Power and Ground signals.

 Table 4.21
 Power and Ground Signals

| Name                       | Bump                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Strength | Description                                                                                                                    |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|--------------------------------------------------------------------------------------------------------------------------------|
| V <sub>dd</sub>            | D6, D11, D16,<br>D21, F4, F23, L4,<br>L23, T4, T23,<br>AA4, AA23, AC6,<br>AC11, AC16,<br>AC21                                                                                                                                                                                                                                                                                                                      | Ρ    | N/A      | Power for PCI bus drivers/receivers, SCSI bus drivers/receivers, local memory interface drivers/receivers, and other I/O pins. |
| V <sub>dd</sub> -A         | AC15                                                                                                                                                                                                                                                                                                                                                                                                               | Р    | N/A      | Power for analog cells (clock quadrupler and DIFFSENS logic).                                                                  |
| V <sub>dd</sub> CORE [5:0] | V2, H4, A6, C20,<br>J26, U25                                                                                                                                                                                                                                                                                                                                                                                       | Р    | N/A      | Power for core logic.                                                                                                          |
| V <sub>SS</sub>            | A1, A2, A26, B2,<br>B25, B26, C3,<br>C24, D4, D9, D14,<br>D18, D23, J4, J23,<br>L11, L12, L13,<br>L14, L15, L16,<br>M11, M12, M13,<br>M14, M15, M16,<br>N4, N11, N12,<br>N13, N14, N15,<br>N16, P11, P12,<br>P13, P14, P15,<br>P16, P23, R11,<br>R12, R13, R14,<br>R15, R16, T11,<br>T12, T13, T14,<br>T15, T16, V4,<br>V23, AC4, AC9,<br>AC13, AC18,<br>AC23, AD3,<br>AD24, AE1, AE2,<br>AE25, AF1, AF25,<br>AF26 | G    | N/A      | Ground for PCI bus drivers/receivers, SCSI<br>bus drivers/receivers, local memory<br>interface drivers, and other I/O pins.    |
| V <sub>SS</sub> -A         | AE14                                                                                                                                                                                                                                                                                                                                                                                                               | G    | N/A      | Ground for analog cells (clock quadrupler and DIFFSENS logic).                                                                 |
| V <sub>SS</sub> CORE [5:0] | U4, L1, B9, C22,<br>F26, R23                                                                                                                                                                                                                                                                                                                                                                                       | G    | N/A      | Ground for core logic.                                                                                                         |

# Chapter 5 Registers (Nonintelligent Mode)

This chapter contains the following sections:

- Section 5.1, "PCI Functional Description (Nonintelligent Mode)," page 5-3
- Section 5.2, "PCI Configuration Registers (Nonintelligent Mode)," page 5-10
- Section 5.3, "Differences from the LSI53C895 and the LSI53C896," page 5-26

After power-on, the LSI53C1510 is configured as either a nonintelligent or intelligent controller. This chapter describes the PCI and host interface registers that are visible to the host in nonintelligent mode. In nonintelligent mode the LSI53C1510 operates similar to the LSI53C896 product. Therefore, for detailed information, see the *LSI53C896 PCI to Dual Channel Ultra2 SCSI Multifunction Controller Technical Manual.* In nonintelligent mode, two Base Address regions (one for control and one for SCRIPTS RAM registers) are defined for each SCSI core. Figure 5.1 illustrates which modules are used in the nonintelligent mode.





This section contains descriptions of the LSI53C1510 PCI and host interface commands and registers. In the descriptions the term "set" is used to refer to bits that are programmed to a binary one. Similarly, the terms "clear" and "reset" are used to refer to bits that are programmed to a binary zero. **Do not set reserved bits.** Reserved bit functions may change at any time. Unless otherwise indicated, all bits in registers are active high, that is, the feature is enabled by setting the bit. The bottom row of every register diagram shows the default register values, which are enabled after the chip is powered on or reset.

## 5.1 PCI Functional Description (Nonintelligent Mode)

In nonintelligent mode, the LSI53C1510 implements two PCI to Wide Ultra2 SCSI controllers in a single package. This configuration presents only one load to the PCI bus and uses one REQ/ - GNT/ pair to arbitrate for PCI bus mastership. However, separate interrupt signals are generated for SCSI Function A and SCSI Function B.

#### 5.1.1 PCI Addressing

There are three physical PCI defined address spaces:

- Configuration Space
- I/O Space
- Memory Space

#### 5.1.1.1 Configuration Space

The host processor uses this configuration space to initialize the LSI53C1510. Two independent sets of PCI configuration space registers are defined, one set for each SCSI function. The PCI configuration space registers are accessible only by system BIOS during PCI configuration cycles. Each configuration space is a contiguous 256 x 8-bit set of addresses. Decoding C\_BE/[3:0] determines if a PCI cycle is intended to access the configuration register space. The IDSEL bus signal is a "chip select" that allows access to the configuration register space only. A configuration read/write cycle without IDSEL is ignored. The eight lower order addresses AD[7:0] are used to select a specific 8-bit register. Since the LSI53C1510 is a PCI multifunction device, AD[10:8] e000 binary) or SCSI Function B configuration register (AD[10:8] = 001 binary).

At initialization time, each PCI device is assigned a base address for memory accesses and I/O accesses. This is accomplished using registers in the configuration space. On every nonconfiguration space access, the LSI53C1510 compares its assigned base addresses with the value on the Address/Data bus during the PCI address phase. If there is a match of the upper 24 bits, the access is for the LSI53C1510 and the low order eight bits to define the register to be accessed. A decode of C\_BE/[3:0] determines which registers and what type of access is to be performed.

#### 5.1.1.2 I/O Space

The PCI specification defines I/O space as a contiguous 32-bit I/O address that is shared by all system resources, including the LSI53C1510. Base Address Register Zero (I/O) register determines which 256 byte I/O area this device occupies.

#### 5.1.1.3 Memory Space

The PCI specification defines memory space as a contiguous 32-bit memory address that is shared by all system resources, including the LSI53C1510. Base Address Register One (MEMORY) register determines which 1 Kbyte memory area this device occupies. Each SCSI function uses a 4 K SCRIPTS RAM memory space. Base Address Register Two (SCRIPTS RAM) register determines the 4 Kbyte memory area that the SCRIPTS RAM occupies.

#### 5.1.2 PCI Bus Commands and Functions Supported

Bus commands indicate to the target the type of transaction the master is requesting. Bus commands are encoded on the C\_BE/[3:0] lines during the address phase. PCI bus command encoding and types appear in Table 5.1. Reserved commands are shaded.

| C_BE[3:0]/ | Command Type                | Supported as Master | Supported<br>as Slave  |
|------------|-----------------------------|---------------------|------------------------|
| 0000       | Interrupt Acknowledge       | No                  | No                     |
| 0001       | Special Cycle               | No                  | No                     |
| 0010       | I/O Read                    | Yes                 | Yes                    |
| 0011       | I/O Write                   | Yes                 | Yes                    |
| 0100       | Reserved                    | N/A                 | N/A                    |
| 0101       | Reserved                    | N/A                 | N/A                    |
| 0110       | Memory Read                 | Yes                 | Yes                    |
| 0111       | Memory Write                | Yes                 | Yes                    |
| 1000       | Reserved                    | N/A                 | N/A                    |
| 1001       | Reserved                    | N/A                 | N/A                    |
| 1010       | Configuration Read          | No                  | Yes                    |
| 1011       | Configuration Write         | No                  | Yes                    |
| 1100       | Memory Read Multiple        | Yes                 | Yes (defaults to 0110) |
| 1101       | DAC                         | Yes                 | Yes                    |
| 1110       | Memory Read Line            | Yes                 | Yes (defaults to 0110) |
| 1111       | Memory Write and Invalidate | Yes                 | Yes (defaults to 0111) |

Table 5.1 PCI Bus Commands Encoding

#### 5.1.2.1 Interrupt Acknowledge Command

The LSI53C1510 does not respond to this command as a slave and it never generates this command as a master.

#### 5.1.2.2 Special Cycle Command

The LSI53C1510 does not respond to this command as a slave and it never generates this command as a master.

#### 5.1.2.3 I/O Read Command

The LSI53C1510 uses the I/O Read command to read data from an agent mapped in I/O address space.

#### 5.1.2.4 I/O Write Command

The LSI53C1510 uses the I/O Write command to write data to an agent mapped in I/O address space.

#### 5.1.2.5 Reserved Command

The LSI53C1510 does not respond to this command as a slave and it never generates this command as a master.

#### 5.1.2.6 Memory Read Command

The LSI53C1510 uses the Memory Read command to read data from an agent mapped in the Memory Address Space. The target is free to do an anticipatory read for this command only if it can guarantee that such a read has no side effects.

#### 5.1.2.7 Memory Write Command

The LSI53C1510 uses the Memory Write command to write data to an agent mapped in the Memory Address Space. When the target returns "ready", it assumes responsibility for the coherency (which includes ordering) of the subject data.

#### 5.1.2.8 Configuration Read Command

The LSI53C1510 uses the Configuration Read command to read the configuration space of each agent. An agent is selected during a configuration access when its IDSEL signal is asserted and AD[1:0] are 00. During the address phase of a configuration cycle AD[7:2] addresses one of the 64 Dword registers (where byte enables address the bytes

within each Dword) in the configuration space of each device. AD[31:11] are logical don't cares to the selected agent. AD[10:8] indicate which device of a multifunction agent is being addressed.

#### 5.1.2.9 Configuration Write Command

The LSI53C1510 uses the Configuration Write command to transfer data to the configuration space of each agent. An agent is selected when its IDSEL signal is asserted and AD[1:0] are 00. During the address phase of a configuration cycle, the AD[7:2] lines address the 64 Dword registers (where byte enables address the bytes within each Dword) in the configuration space of each device. AD[31:11] are logical don't cares to the selected agent. AD[10:8] indicate which device of a multifunction agent is addressed.

#### 5.1.2.10 Memory Read Multiple Command

This command is identical to the Memory Read command except it indicates that the master may intend to fetch more than one cache line before disconnecting. The LSI53C1510 supports PCI Memory Read Multiple functionality and issues Memory Read Multiple commands on the PCI bus when the Memory Read Multiple Mode is enabled.

#### 5.1.2.11 DAC Command

The LSI53C1510 performs DACs when 64-bit addressing is required. See PCI 2.1 Specification.

#### 5.1.2.12 Memory Read Line Command

This command is identical to the Memory Read command, except that it additionally indicates that the master intends to fetch a complete cache line. This command is intended for use with bulk sequential data transfers where the memory system and the requesting master might gain some performance advantage by reading to a cache line boundary rather than a single memory cycle.

**Read Multiple with Read Line Enabled** – When both the Read Multiple and Read Line modes are enabled, a Memory Read Multiple command is issued, even though conditions for Memory Read Line are met.

If the Read Multiple mode is enabled and the Read Line mode is disabled, Memory Read Multiple commands are issued if the Memory Read Multiple conditions are met.

#### 5.1.2.13 Memory Write and Invalidate Command

The Memory Write and Invalidate command is identical to the Memory Write command, except that it additionally guarantees a minimum transfer of one complete cache line; that is to say, the master intends to write all bytes within the addressed cache line in a single PCI transaction unless interrupted by the target. This command requires implementation of the PCI Cache Line Size register at address 0x0C in PCI configuration space.

**Multiple Cache Line Transfers** – The Memory Write and Invalidate command can write multiple cache lines of data in a single bus ownership. The chip issues a burst transfer as soon as it reaches a cache line boundary. The size of the transfer is not automatically the cache line size, but rather a multiple of the cache line size specified in PCI 2.1 Specification.

After each data transfer, the chip re-evaluates the burst size based on the amount of remaining data to transfer and again selects the highest possible multiple of the cache line size, and no larger than the burst size. The most likely scenario of this scheme is that the chip selects the burst size after alignment, and issues bursts of this size. The burst size is, in effect, throttled down toward the end of a long Memory Move or Block Move transfer until only the cache line size burst size is left. The chip finishes the transfer with this burst size.

**Latency** – In accordance with the PCI specification, the latency timer is ignored when issuing a Memory Write and Invalidate command such that when a latency time-out occurs, the LSI53C1510 continues to transfer up to a cache line boundary. At that point, the chip relinquishes the bus, and finishes the transfer at a later time using another bus ownership. If the chip is transferring multiple cache lines it continues to transfer until the next cache boundary is reached.

**PCI Target Retry** – During a Memory Write and Invalidate transfer, if the target device issues a retry (STOP with no TRDY, indicating that no data was transferred), the chip relinquishes the bus and immediately tries to

finish the transfer on another bus ownership. The chip issues the appropriate command on the next ownership, in accordance with the PCI specification.

**PCI Target Disconnect** – During a Memory Write and Invalidate transfer, if the target device issues a disconnect the LSI53C1510 relinquishes the bus and immediately tries to finish the transfer on another bus ownership. The chip issues the appropriate command on the next ownership, in accordance with the PCI specification.

#### 5.1.3 Internal Arbiter

The PCI SCSI controller uses a single REQ/ - GNT/ signal pair to arbitrate for access to the PCI bus. An internal arbiter circuit allows the different bus mastering functions resident in the chip to arbitrate among themselves for the privilege of arbitrating for PCI bus access. There are two independent bus mastering functions inside the LSI53C1510, one for each of the SCSI functions.

The internal arbiter uses a round robin arbitration scheme to decide which internal bus mastering function may arbitrate for access to the PCI bus. This ensures that no function is starved for access to the PCI bus.

#### 5.1.4 PCI Cache Mode

The LSI53C1510 supports the PCI specification for an 8-bit Cache Line Size register located in the PCI configuration space. The Cache Line Size register provides the ability to sense and react to nonaligned addresses corresponding to cache line boundaries. In conjunction with the Cache Line Size register, the PCI commands Memory Read Line, Memory Read Multiple, Memory Write and Invalidate are each software enabled or disabled to allow the user full flexibility in using these commands.

#### 5.1.4.1 Memory to Memory Moves

Memory to Memory Moves also support PCI cache commands, as described above, with one limitation. Memory Write and Invalidate on Memory to Memory Move writes are only supported if the source and destination address are quad word aligned. If the source and destination are not quad word aligned (i.e. Source address[2:0] == Destination Address[2:0]), no write aligning will be performed nor will Memory Write and Invalidates be issued. The LSI53C1510 is little endian only.

## 5.2 PCI Configuration Registers (Nonintelligent Mode)

The PCI Configuration Registers, as shown in Table 5.2, are accessed by performing a configuration read/write to the device with its IDSEL pin asserted and the appropriate value in AD[10:8] during the address phase of the transaction. SCSI Function A is identified by a binary value of 000b, and SCSI Function B by a value of 001b. Each SCSI function contains the same register set with identical default values, except the Interrupt Pin register.

All PCI compliant devices, such as the LSI53C1510, must support the Vendor ID, Device ID, Command, and Status registers. Support of other PCI compliant registers is optional. In the LSI53C1510, registers that are not supported are not writable and return all zeros when read. Only those registers and bits that are currently supported by the LSI53C1510 are described in this chapter. Reserved bits should not be accessed. Reserved registers and bits are shaded.

| 31            | 16 15                                   |                     |                      |      |      |  |  |  |  |
|---------------|-----------------------------------------|---------------------|----------------------|------|------|--|--|--|--|
| Devi          | ce ID                                   | Vend                | Vendor ID            |      |      |  |  |  |  |
| Sta           | itus                                    | Com                 | mand                 | 0x04 | 5-11 |  |  |  |  |
|               | Class Code Revision ID (Rev ID)         |                     |                      |      |      |  |  |  |  |
| BIST          | Header Type                             | Latency Timer       | Cache Line Size      | 0x0C | 5-15 |  |  |  |  |
|               | Base Address Register Zero (I/O)        |                     |                      |      |      |  |  |  |  |
|               | Base Address Re                         | gister One (MEMORY) |                      | 0x14 | 5-18 |  |  |  |  |
|               | Base Address Register Two (SCRIPTS RAM) |                     |                      |      |      |  |  |  |  |
|               | 0x1C                                    | 5-18                |                      |      |      |  |  |  |  |
|               | 0x20                                    | 5-18                |                      |      |      |  |  |  |  |
|               | Reserved                                |                     |                      |      |      |  |  |  |  |
|               | Re                                      | eserved             |                      | 0x28 | 5-18 |  |  |  |  |
| Subsys        | stem ID                                 | Subsystem           | Vendor ID            | 0x2C | 5-19 |  |  |  |  |
|               | Expansion R                             | OM Base Address     |                      | 0x30 | 5-20 |  |  |  |  |
|               | Reserved                                |                     | Capabilities Pointer | 0x34 | 5-21 |  |  |  |  |
|               | Re                                      | eserved             | •                    | 0x38 | 5-21 |  |  |  |  |
| Max_Lat       | Min_Gnt                                 | Interrupt Pin       | Interrupt Line       | 0x3C | 5-22 |  |  |  |  |
| Power Managen | nent Capabilities                       | Next Item Pointer   | Capability ID        | 0x40 | 5-23 |  |  |  |  |
| Data          | Bridge Support<br>Extensions            | Power Manageme      | 0x44                 | 5-25 |      |  |  |  |  |

#### Table 5.2 PCI Configuration Register Map

#### Registers: 0x00–0x01 Vendor ID

#### **Read Only**

| 15 |   |   |   |   |   |   |   |    |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   | V | ID |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

VID

#### Vendor ID

[15:0]

This 16-bit register identifies the manufacturer of the device. The Vendor ID is 0x1000.

#### Registers: 0x02–0x03

Device ID

Read Only

| 15 |   |   |   |   |   |   |   |    |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   | D | ID |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 1 | 0 | 1 | 0 |

DID

#### Device ID

[15:0]

This 16-bit register identifies the particular device. The Device ID in nonintelligent mode is 0x000A.

#### Registers: 0x04–0x05 Command

#### Read/Write

| 15 |   |   |   |   |   | 9 | 8  | 7 | 6    | 5 | 4   | 3 | 2   | 1   | 0   |
|----|---|---|---|---|---|---|----|---|------|---|-----|---|-----|-----|-----|
|    |   |   | R |   |   |   | SE | R | EPER | R | WIE | R | EBM | EMS | EIS |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0    | 0 | 0   | 0 | 0   | 0   | 0   |

The SCSI Command register provides coarse control over a device's ability to generate and respond to PCI cycles. When a zero is written to this register, the LSI53C1510 is logically disconnected from the PCI bus for all accesses except configuration accesses.

R Reserved

[15:9]

| SE   | <b>SERR/ Enable</b><br>This bit enables the SERR/ driver. SERR/ is disabled<br>when this bit is clear. The default value of this bit is zero.<br>This bit and bit 6 must be set to report address parity<br>errors.                                                                                                                                                                                                 | 3 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            | 7 |
| EPER | Enable Parity Error Response This bit allows the LSI53C1510 to detect parity errors on the PCI bus and report these errors to the system. Only data parity checking is enabled and disabled with this bit. The LSI53C1510 always generates parity for the PCI bus                                                                                                                                                   |   |
| R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            | 5 |
| WIE  | Write and Invalidate Enable<br>This bit allows the LSI53C1510 to generate memory<br>Write and Invalidate commands on the PCI bus.                                                                                                                                                                                                                                                                                   | 1 |
| R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            | 3 |
| EBM  | <b>Enable Bus Mastering</b> This bit controls the ability of the LSI53C1510 to act as a master on the PCI bus. A value of zero disables this device from generating PCI bus master accesses. A value of one allows the LSI53C1510 to behave as a bus master. The device must be a bus master in order to fetch SCRIPTS instructions and transfer data.                                                              |   |
| EMS  | Enable Memory Space<br>This bit controls the ability of the LSI53C1510 to respond<br>to Memory space accesses. A value of zero<br>disables the device response. A value of one allows the<br>LSI53C1510 to respond to Memory Space accesses at<br>the address range specified by the Base Address Regis<br>ter One (MEMORY) and Base Address Register Two<br>(SCRIPTS RAM) registers in the PCI configuration space | - |
| EIS  | Enable I/O Space This bit controls the LSI53C1510 response to I/O space accesses. A value of zero disables the device response. A value of one allows the LSI53C1510 to respond to I/O Space accesses at the address range specified by the Base Address Register Zero (I/O) register in the PCI configuration space.                                                                                               |   |

#### Registers: 0x06–0x07 Status Read/Write

| 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8   | 7 |   | 5 | 4  | 3 |   |   | 0 |
|-----|-----|-----|-----|----|----|---|-----|---|---|---|----|---|---|---|---|
| DPE | SSE | RMA | RTA | R  | D  | Т | DPR |   | R |   | NC |   | F | र |   |
| 0   | 0   | 0   | 0   | 0  | 0  | 0 | 0   | 0 | 0 | 0 | 1  | 0 | 0 | 0 | 0 |

Reads to this register behave normally. Writes are slightly different in that bits can be cleared, but not set. A bit is reset whenever the register is written, and the data in the corresponding bit location is a one. For instance, to clear bit 15 and not affect any other bits, write the value 0x8000 to the register.

| DPE | This bit is                               | Parity Error (from Slave)15set by the LSI53C1510 whenever it detects a<br>error, even if the data parity error handling is   |
|-----|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| SSE | -                                         | System Error 14<br>set whenever the device asserts the SERR/                                                                 |
| RMA | A master of                               | Master Abort (from Master)13levice should set this bit whenever its<br>(except for Special Cycle) is terminated with<br>ort. |
| RTA | A master of                               | Target Abort (from Master)12levice should set this bit whenever its<br>is terminated by target abort.                        |
| R   | Reserved                                  | 11                                                                                                                           |
| DT  | <b>DEVSEL/</b><br>These bits<br>encoded a | encode the timing of DEVSEL/. These are                                                                                      |
|     | 00b                                       | fast                                                                                                                         |
|     | 01b                                       | medium                                                                                                                       |
|     | 10b                                       | slow                                                                                                                         |
|     | 11b                                       | reserved                                                                                                                     |

These bits are read only and should indicate the slowest time that a device asserts DEVSEL/ for any bus command except Configuration Read and Configuration Write. The LSI53C1510 supports a value of 01b.

| DPR | Data Parity Error Reported8This bit is set when the following conditions are met:                                             |
|-----|-------------------------------------------------------------------------------------------------------------------------------|
|     | <ul> <li>The bus agent asserted PERR/ itself or observed<br/>PERR/ asserted and;</li> </ul>                                   |
|     | <ul> <li>The agent setting this bit acted as the bus master for<br/>the operation in which the error occurred and;</li> </ul> |
|     | <ul> <li>The Parity Error Response bit in the Command register is set.</li> </ul>                                             |
| R   | Reserved [7:5]                                                                                                                |
| NC  | New Capabilities4A value of one implements a list of extended capabilities.                                                   |
| R   | Reserved [3:0]                                                                                                                |

#### Register: 0x08 Revision ID (Rev ID) Read Only

| 7 |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   | R |   |   |   |   |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

RID

#### **Revision ID**

[7:0]

This register specifies a device specific revision identifier. This silicon version of the LSI53C1510 is set to 0x00 for Rev A silicon.

#### Registers: 0x09–0x0B Class Code Read Only

| 23 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   |   |   |   |   | С | С |   |   |   |   |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

CC

#### Class Code

#### [23:0]

This 24-bit register is used to identify the generic function of the device. The upper byte of this register is a base class code, the middle byte is a subclass code, and the lower byte identifies a specific register level programming interface. The value of this register is 0x010000, which identifies a SCSI controller.

## Register: 0x0C

#### Cache Line Size Read/Write

| 7 |   |   |    |    |   |   | 0 |
|---|---|---|----|----|---|---|---|
|   |   |   | CI | _S |   |   |   |
| 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |
|   |   |   |    |    |   |   |   |

#### CLS Cache Line Size [7:0] This register specifies the system cache line size in units of 32-bit words. The value in this register is used by the device to determine whether to use Memory Write and Invalidate or Write commands for performing write cycles,

and whether to use Memory Read, Memory Read Line, or Memory Read Multiple commands for performing read cycles as a bus master. Devices participating in the caching protocol use this field to know when to retry burst accesses at cache line boundaries. If this register is programmed to a number which is not a power of 2, the device will not use PCI performance commands to perform data transfers.

#### Register: 0x0D Latency Timer Read/Write

| 7 |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   | Ľ | Т |   |   |   |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

LT

#### Latency Timer

[7:0]

The Latency Timer register specifies, in units of PCI bus clocks, the value of the Latency Timer for this PCI bus master. The SCSI functions of the LSI53C1510 support this timer. All eight bits are writable, allowing latency values of 0–255 PCI clocks. Use the following equation to calculate an optimum latency value for the SCSI functions of the LSI53C1510.

Latency = 2 + (Burst Size \* (typical wait states + 1))

Values greater than optimum are also acceptable.

#### Register: 0x0E Header Type Read Only

| 7 |   |   |     |      |   |   | 0 |
|---|---|---|-----|------|---|---|---|
|   |   |   | HT[ | 7:0] |   |   |   |
| 1 | 0 | 0 | 0   | 0    | 0 | 0 | 0 |

ΗT

#### Header Type

[7:0]

This 8-bit register identifies the layout of bytes 0x10 through 0x3F in configuration space and also whether or not the device contains multiple functions. Since the LSI53C1510 is a multifunction controller the value of this register is 0x80.

#### Register: 0x0F Not Supported

Registers: 0x10–0x13 Base Address Register Zero (I/O) Read/Write



#### Registers: 0x14–0x17 Base Address Register One (MEMORY) Read/Write



This base address register maps SCSI operating registers into memory space. This device requires 1024 bytes of address space for this base register. The default value of this register is 0x00000000. For detailed information on the operation of this register, refer to the PCI 2.1 Specification.

#### Registers: 0x18–0x1B Base Address Register Two (SCRIPTS RAM) Read/Write



BART

#### Base Address Register Two

#### [31:0]

This base register is used to map the SCRIPTS RAM into memory space.

The LSI53C1510 requires 4 K of address space for this base register. This register has bits [11:0] hardwired to 000000000000.

For detailed information on the operation of this register, refer to the PCI 2.1 Specification.

## Registers: 0x1C-0x2B

Reserved

#### Registers: 0x2C–0x2D Subsystem Vendor ID Read Only

| 15   |           |      |      |       |      |   |    |     |   |   |   |   |   |   | 0 |
|------|-----------|------|------|-------|------|---|----|-----|---|---|---|---|---|---|---|
|      |           |      |      |       |      |   | S٧ | 'ID |   |   |   |   |   |   |   |
| 0    | 0         | 0    | 1    | 0     | 0    | 0 | 0  | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Defa | ult. If I | MEM_ | ADDF | R7 is | HIGH |   |    |     |   |   |   |   |   |   |   |
| 0    | 0         | 0    | 0    | 0     | 0    | 0 | 0  | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Default: If MEM\_ADDR7 is LOW

#### SVID Subsystem Vendor ID [15:0] This 16-bit register is used to uniquely identify the vendor manufacturing the add-in board or subsystem where this PCI device resides. It provides a mechanism for an

PCI device resides. It provides a mechanism for an add-in card vendor to distinguish its cards from another vendor's cards, even if the cards have the same PCI controller installed on them (and therefore the same Vendor ID and Device ID).

If the external serial EEPROM interface is disabled (MEM\_ADDR7 pulled HIGH), this register returns a value of 0x1000 (LSI Logic Vendor ID). The 16-bit value that should be stored in the external serial EEPROM for this register is the vendor's PCI Vendor ID and must be obtained from the PCI SIG. Please see Section 2.4.3, "Serial EEPROM," for more information on downloading a value for this register.

If the external serial EEPROM interface is enabled (MEM\_ADDR7 pulled LOW), this register is automatically loaded at power-up from the external serial EEPROM and will contain the value downloaded from the serial EEPROM or a value of 0x0 if the download fails.

#### Registers: 0x2E–0x2F Subsystem ID Read Only

| 15   |           |      |      |       |      |   |   |    |   |   |   |   |   |   | 0 |
|------|-----------|------|------|-------|------|---|---|----|---|---|---|---|---|---|---|
|      |           |      |      |       |      |   | S | ID |   |   |   |   |   |   |   |
| 0    | 0         | 0    | 1    | 0     | 0    | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Defa | ult. If I | MEM_ | ADDF | R7 is | HIGH |   |   |    |   |   |   |   |   |   |   |
| х    | х         | х    | х    | х     | х    | х | х | х  | х | х | х | х | х | х | х |

Default: If MEM\_ADDR7 is LOW

SID

| Subsystem ID                                          | [15:0]    |
|-------------------------------------------------------|-----------|
| This 16-bit register is used to uniquely identify the | he add-in |
| board or subsystem where this PCI device resi         | des. It   |
| provides a mechanism for an add-in card vende         | or to     |
| distinguish its cards from one another even if the    | he cards  |
| have the same PCI controller installed on them        | ı (and    |
| therefore the same Vendor ID and Device ID).          |           |
|                                                       |           |

If the external serial EEPROM is disabled (MEM\_ADDR7 pulled HIGH), the register returns a value of 0x1000. The 16-bit value that should be stored in the external serial EEPROM is vendor specific.

If the external serial EEPROM interface is enabled (MEM\_ADDR7 pulled LOW), this register is automatically loaded at power-up from the external serial EEPROM.

#### Registers: 0x30–0x33 Expansion ROM Base Address Read/Write

| 31                      |                                                                                                                                                                                                                                 | 0                     |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|                         | ERBA                                                                                                                                                                                                                            |                       |
| 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                         | 0 0 0 1               |
| ERBA                    | <b>Expansion ROM Base Address</b><br>This four byte register handles the base address<br>information for the expansion ROM. It function<br>like the Base Address Register One (MEMOR<br>Base Address Register Two (SCRIPTS RAM) | ns exactly<br>RY) and |

except that the encoding of the bits is different. The upper 21 bits correspond to the upper 21 bits of the expansion ROM base address.

The expansion ROM Enable bit, bit 0, is the only bit defined in this register. This bit is used to control whether or not the device accepts accesses to its expansion ROM. When the bit is set, address decoding is enabled, and a device is used with or without an expansion ROM depending on the system configuration. To access the external memory interface, also set the Memory Space bit in the Command register.

The host system detects the size of the external memory by first writing the Expansion ROM Base Address register with all ones and then reading back the register. The SCSI functions of the LSI53C1510 respond with zeros in all don't care locations. The ones in the remaining bits represent the binary version of the external memory size. For example, to indicate an external memory size of 32 Kbytes, this register, when written with ones and read back, returns ones in the upper 17 bits.

The size of the external memory is set through MEM\_ADDR[3:0]. Please see Section 2.1.2, "Configuration and Initialization," for the possible size encodings available.

#### Register: 0x34 Capabilities Pointer Read Only

| 7  |   |   |   |   |   |   | 0 |  |  |
|----|---|---|---|---|---|---|---|--|--|
| CP |   |   |   |   |   |   |   |  |  |
| 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |

СР

#### **Capabilities Pointer**

[7:0]

This register indicates that the first extended capability register is located at offset 0x40 in the PCI Configuration.

#### Registers: 0x35–0x3B Reserved

#### Register: 0x3C Interrupt Line Read/Write

| 7 |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   | I | L |   |   |   |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

IL

IP

#### Interrupt Line

[7:0]

This register is used to communicate interrupt line routing information. POST software writes the routing information into this register as it configures the system. The value in this register tells which input of the system interrupt controller(s) the device's interrupt pin is connected to. Values in this register are specified by system architecture.

#### Register: 0x3D Interrupt Pin Read Only

| 7           |             |              |        |   |   |   | 0 |  |  |  |  |
|-------------|-------------|--------------|--------|---|---|---|---|--|--|--|--|
| IP          |             |              |        |   |   |   |   |  |  |  |  |
| 0           | 0           | 0            | 0      | 0 | 0 | 0 | 1 |  |  |  |  |
| Default. SC | SI Functior | n A, INTA/ s | signal |   |   |   |   |  |  |  |  |
| 0           | 0           | 0            | 0      | 0 | 0 | 1 | 0 |  |  |  |  |
| Dofoult SC  | CL Eurotion |              | anal   |   |   |   |   |  |  |  |  |

Default: SCSI Function B, INTB/ signal

Interrupt Pin [7:0] This register is unique to each SCSI function. It tells which interrupt pin the device uses. Its value is set to 0x01 for the Function A (INTA/) signal, and 0x02 for the Function B (INTB/) signal at power-up.

#### Register: 0x3E Min\_Gnt Read Only

| 7 |    |   |   |   |   |   | 0 |  |  |  |  |
|---|----|---|---|---|---|---|---|--|--|--|--|
|   | MG |   |   |   |   |   |   |  |  |  |  |
| 0 | 0  | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |

MG

#### Min\_Gnt

[7:0]

This register is used to specify the desired settings for latency timer values. Min\_Gnt is used to specify how long a burst period the device needs. The value specified in these registers is in units of 0.25 microseconds. The LSI53C1510 sets this register to 0x1E.

## Register: 0x3F Max\_Lat

**Read Only** 

| 7 |    |   |   |   |   |   | 0 |  |  |  |  |
|---|----|---|---|---|---|---|---|--|--|--|--|
|   | ML |   |   |   |   |   |   |  |  |  |  |
| 0 | 0  | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |

ML

#### Max\_Lat

[7:0]

This register is used to specify the desired settings for latency timer values. Max\_Lat is used to specify how often the device needs to gain access to the PCI bus. The value specified in these registers is in units of 0.25 microseconds. The LSI53C1510 SCSI function sets this register to 0x08.

#### Register: 0x40 Capability ID Read Only



CID

Cap\_ID

[7:0]

Bits [7:0] identify this register as a PCI power management register (0x01).

#### Register: 0x41 Next Item Pointer Read Only

| 7 |     |   |   |   |   |   | 0 |  |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|--|
|   | NIP |   |   |   |   |   |   |  |  |  |  |
| 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |

NIP

#### Next\_Item\_Ptr

[7:0]

Bits [7:0] contain the offset location of the next item in the function's capabilities list. The LSI53C1510 has these bits set to zero indicating no further extended capabilities registers exist.

#### Registers: 0x42–0x43 Power Management Capabilities Read Only

| 15                                                                                                                                                                              |         |        |     | 11                                                                                                                                                     | 10                   | 9      | 8     |        | 6     | 5                  | 4     | 3               | 2      |    | 0    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|-------|--------|-------|--------------------|-------|-----------------|--------|----|------|
|                                                                                                                                                                                 | ٩N      | /IES[4 | :0] |                                                                                                                                                        | D2S D1S R            |        |       |        | DSI   | APS                | PMEC  | V               | ER[2:0 | )] |      |
| 0                                                                                                                                                                               | 0 0 0 0 |        |     |                                                                                                                                                        | 1                    | 1      | 0     | 0      | 0     | 0                  | 0     | 0               | 0      | 0  | 1    |
| PMES[4:0]       PME_Support       [         Bits [15:11] define the power management states which the LSI53C1510 will assert the PME pin. The bits are all set to zero.       [ |         |        |     |                                                                                                                                                        |                      |        |       |        | s in  | : <b>11]</b><br>se |       |                 |        |    |      |
| D2S                                                                                                                                                                             | 5       |        |     |                                                                                                                                                        | <b>ippo</b><br>wer r |        | igem  | ient : | state | is n               | ot si | upport          | ed.    |    | 10   |
| D1S                                                                                                                                                                             | ;       |        |     | <b>D1_Support</b><br>D1 power management state is not supported                                                                                        |                      |        |       |        |       |                    |       | ed.             |        | 9  |      |
| R                                                                                                                                                                               |         |        | Re  | eser                                                                                                                                                   | ved                  |        |       |        |       |                    |       |                 |        | [  | 8:6] |
| DSI                                                                                                                                                                             |         |        | Th  | <b>Device Specific Initialization</b><br>This bit is a device specific initialization bit and<br>zero to indicate that no special initialization is in |                      |        |       |        |       |                    |       |                 |        |    |      |
| APS                                                                                                                                                                             | 6       |        | Th  | nis bi                                                                                                                                                 | t is s               | set to | o zer |        | d ind |                    |       | iat an<br>SI53C |        |    | 4    |

| PMEC     | <b>PME Clock</b><br>Bit 3 is set to zero and indicates that no PCI clock<br>required to assert the PME pin.                     | 3<br>is               |
|----------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| VER[2:0] | Version<br>These three bits indicate that the LSI53C1510 comp<br>with Version 1.0 of the PCI Power Management<br>Specification. | <b>[2:0]</b><br>olies |

#### Registers: 0x44–0x45 Power Management Control/Status Read/Write

| 15  | 14   | 13     | 12 |    |     | 9 | 8   | 7 |   |   |   |   | 2 |     | 0      |
|-----|------|--------|----|----|-----|---|-----|---|---|---|---|---|---|-----|--------|
| PST | DSCI | _[1:0] |    | DS | SLT |   | PEN |   |   | F | २ |   |   | PWS | 6[1:0] |
| 0   | 0    | 0      | 0  | 0  | 0   | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0      |

| PST       | PME_Status15This bit defines if the LSI53C1510 has generated a<br>Power Management Event.15 |                                                              |                    |         |  |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------|---------|--|--|--|--|--|--|
| DSCL[1:0] | Data_Scale                                                                                  |                                                              | in the LSI53C1510. | [14:13] |  |  |  |  |  |  |
| DSLT      | Data_Selec<br>These bits                                                                    |                                                              | in the LSI53C1510. | [12:9]  |  |  |  |  |  |  |
| PEN       | —                                                                                           | <b>PME_Enable</b><br>This bit is not used in the LSI53C1510. |                    |         |  |  |  |  |  |  |
| R         | Reserved                                                                                    |                                                              |                    | [7:2]   |  |  |  |  |  |  |
| PWS[1:0]  | Power Stat<br>These bits a<br>of the LSI5<br>LSI53C1510<br>defined as:                      | е                                                            |                    |         |  |  |  |  |  |  |
|           | 11b                                                                                         | D0<br>D3 hot                                                 |                    |         |  |  |  |  |  |  |
|           |                                                                                             |                                                              |                    |         |  |  |  |  |  |  |

#### Register: 0x46 Bridge Support Extensions Read Only

| BSE 0 0 0 0 0 0 0 | 7 |   |   |   |    |   |   | 0 |
|-------------------|---|---|---|---|----|---|---|---|
|                   |   |   |   | B | SE |   |   |   |
|                   | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 |

#### BSE Bridge Support Extensions [7:0] Bits [7:0] are not used and will return to 0x00 if read.

Register: 0x47 Data Read Only



## 5.3 Differences from the LSI53C895 and the LSI53C896

The LSI53C1510 SCSI cores are similar to the LSI53C895 and LSI53C896, but there are differences. The differences are listed below.

• FIFO Depth

The LSI53C1510 SCSI DMA FIFOs are 816 bytes deep (the same as the LSI53C895). The LSI53C896 FIFOs are 944 bytes deep.

SCRIPTS RAM

The LSI53C1510 SCRIPTS RAMs are 4 Kbytes while the LSI53C896 are 8 Kbytes.

Register Differences

Differences do exist between the LSI53C1510 and the LSI53C896 register bits. Chapter 12, "SCSI Interface," in the *LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller Programming Guide* describes the differences.

# Chapter 6 Registers (Intelligent Mode)

This chapter contains the following sections:

- Section 6.1, "Programming Models," page 6-3
- Section 6.2, "PCI Configuration Registers (Intelligent Mode)," page 6-4
- Section 6.3, "Host Interface Registers (Intelligent Mode)," page 6-19
- Section 6.4, "Shared Memory," page 6-27

After power-on, the LSI53C1510 is configured as either a nonintelligent or intelligent controller. This chapter describes the PCI and host interface registers that are visible to the host in intelligent mode. In intelligent mode, the LSI53C1510 is configured as an Intelligent IOP supporting either dual channel SCSI or RAID. In intelligent mode, a single Base Address region is defined that contains the I<sub>2</sub>O messaging interface and control. Figure 6.1 illustrates how, in intelligent mode of operation, the I<sub>2</sub>O messages are routed to the ARM RISC processor and the processor controls the other modules including the two SCSI modules.





This section contains descriptions of the LSI53C1510 PCI and host interface commands and registers. In the descriptions the term "set" is used to refer to bits that are programmed to a binary one. Similarly, the terms "clear" and "reset" are used to refer to bits that are programmed to a binary zero. **Do not set reserved bits.** Reserved bit functions may change at any time. Unless otherwise indicated, all bits in registers are active high, that is, the feature is enabled by setting the bit. The bottom row of every register diagram shows the default register values, which are enabled after the chip is powered on or reset. Reserved registers and bits are shaded.

## 6.1 Programming Models

The LSI53C1510 in intelligent mode contains two programming models: a System (host) Programming Model and a Local Programming Model. The system model includes all necessary hardware registers, shared memory and associated memory addresses from the host viewpoint using system addresses. The Local Programming Model includes all hardware and memory which are private from the system.

#### 6.1.1 System Programming Model

The System Programming Model consists of PCI Configuration Registers, Host Interface Registers, and a Shared Memory Region.

#### 6.1.2 Local Programming Model

The Local Programming Model consists of ARM Registers, Protocol Engine Registers, and Local Memory Regions.

## 6.2 PCI Configuration Registers (Intelligent Mode)

The PCI Configuration registers, as shown in Table 6.1, are accessed by performing a configuration read/write to the device with its IDSEL pin asserted and the appropriate value in AD[10:8] during the address phase of the transaction.

All PCI compliant devices, such as the LSI53C1510, must support the Vendor ID, Device ID, Command, and Status registers. Support of other PCI compliant registers is optional. In the LSI53C1510, registers that are not supported are not writable and return all zeros when read. Only those registers and bits that are currently supported by the LSI53C1510 are described in this chapter. Reserved bits should not be accessed. Reserved registers and bits are shaded.

#### 31 16 15 0 Address Page **Device ID** Vendor ID 0x00 6-5 **Status** Command 0x04 6-5 Revision ID (Rev ID) 0x08 **Class Code** 6-8 BIST (Built-In Self Header Type Latency Timer Cache Line Size 0x0C 6-9 Test) Base Address Register Zero (I/O) 0x10 6-11 Base Address Register One (Shared MEMORY) 0x14 6-12 Reserved 6-12 0x18 Reserved 0x1C 6-12 Reserved 0x20 6-12 Reserved 6-12 0x24 Reserved 0x28 6-12 Subsystem Vendor ID 0x2C Subsystem ID 6-12 Expansion ROM Base Address 0x30 6-13 Reserved **Capabilities Pointer** 0x34 6-14 6-14 Reserved 0x38 Max Lat Min Gnt Interrupt Pin 0x3C 6-14 Interrupt Line Power Management Capabilities (PMC) Next Item Pointer Capability ID 0x40 6-16 Bridge Support Exten-Data Power Management Control/Status (PMCSR) 0x44 6-17 sions (PMCSR\_BSE)

#### Table 6.1 PCI Configuration Register Map

#### Registers: 0x00–0x01 Vendor ID Read Only

| 15 |   |   |   |   |   |   |   |    |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   | V | ID |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

VID

#### Vendor ID

[15:0]

This 16-bit register identifies the manufacturer of the device. The Vendor ID is 0x1000.

#### Registers: 0x02–0x03

Device ID Read Only

| 15 |   |   |   |   |   |   |   |    |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   | D | ID |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

DID Device ID [15:0] This 16-bit register identifies the particular device. The Device ID is 0x10.

#### Registers: 0x04–0x05 Command Read/Write

| 15 |   |   |   |   |   | 9 | 8  | 7 | 6    | 5 | 4   | 3 | 2   | 1   | 0   |
|----|---|---|---|---|---|---|----|---|------|---|-----|---|-----|-----|-----|
|    |   |   | R |   |   |   | SE | R | EPER | R | WIE | R | EBM | EMS | EIS |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0    | 0 | 0   | 0 | 0   | 0   | 0   |

The Command register provides coarse control over a device's ability to generate and respond to PCI cycles. When a zero is written to this register, the LSI53C1510 is logically disconnected from the PCI bus for all accesses except configuration accesses.

| R    | Reserved [15:9]                                                                                                                                                                                                                                                                                                                                                     | ] |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| SE   | SERR/ Enable Frisher SERR/ driver. SERR/ is disabled when this bit is zero and enabled when the bit is one. The default value of this bit is zero. This bit and bit 6 must be set to report address parity errors.                                                                                                                                                  |   |
| R    | Reserved                                                                                                                                                                                                                                                                                                                                                            | 7 |
| EPER | Enable Parity Error Response<br>This bit allows the LSI53C1510 to detect parity errors on<br>the PCI bus and report these errors to the system. Only<br>data parity checking is enabled and disabled with this bit.<br>The LSI53C1510 always generates parity for the PCI bus                                                                                       |   |
| R    | Reserved                                                                                                                                                                                                                                                                                                                                                            | 5 |
| WIE  | Write and Invalidate Enable This bit allows the LSI53C1510 to generate write and invalidate commands on the PCI bus.                                                                                                                                                                                                                                                | 4 |
| R    | Reserved 3                                                                                                                                                                                                                                                                                                                                                          | 3 |
| ЕВМ  | Enable Bus Mastering 2<br>This bit controls the ability of the LSI53C1510 to act as a<br>master on the PCI bus. A value of zero disables this<br>device from generating PCI bus master accesses. A<br>value of one allows the LSI53C1510 to behave as a bus<br>master. The device must be a bus master in order to fetch<br>SCRIPTS instructions and transfer data. |   |
| EMS  | Enable Memory Space This bit controls the ability of the LSI53C1510 to respond to Memory space accesses. A value of zero disables the device response. A value of one allows the LSI53C1510 to respond to Memory Space accesses.                                                                                                                                    | • |
| EIS  | Enable I/O Space C<br>This bit controls the LSI53C1510 response to I/O space<br>accesses. A value of zero disables the device response.<br>A value of one allows the LSI53C1510 to respond to I/O<br>space accesses.                                                                                                                                                |   |
#### Registers: 0x06–0x07 Status Read/Write

| 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8   | 7 |   | 5 | 4  | 3 |   |   | 0 |
|-----|-----|-----|-----|----|----|---|-----|---|---|---|----|---|---|---|---|
| DPE | SSE | RMA | RTA | R  | D  | Т | DPR |   | R |   | NC |   | F | २ |   |
| 0   | 0   | 0   | 0   | 0  | 0  | 0 | 0   | 0 | 0 | 0 | 1  | 0 | 0 | 0 | 0 |

The Status register is used to record status information for PCI bus related events. Reads to this register behave normally. Writes are slightly different in that bits can be cleared, but not set. A bit is cleared whenever the register is written, and the data in the corresponding bit location is a one. For instance, to clear bit 15 and not affect any other bits, write the value 0x8000 to the register.

- DPEDetected Parity Error (from Slave)15This bit is set by the LSI53C1510 whenever it detects a<br/>data parity error, even if data parity error handling is<br/>disabled.14SSESignaled System Error14
  - The LSI53C1510 sets this bit whenever it asserts the SERR/ signal.
- RMAReceived Master Abort (from Master)13A master device should set this bit whenever its<br/>transaction (except for Special Cycle) is terminated with<br/>Master Abort.
- RTAReceived Target Abort (from Master)12A master device should set this bit whenever its<br/>transaction is terminated by target abort.12

| DT  | read only device ass<br>Configurat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>Fiming</b> [10:9]<br>encode the timing of DEVSEL/. These bits are<br>and should indicate the slowest time that a<br>serts DEVSEL/ for any bus command except<br>ion Read and Configuration Write. The<br>10 supports a value of 01b.                                                         |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 0, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | fast                                                                                                                                                                                                                                                                                            |
|     | 0, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | medium                                                                                                                                                                                                                                                                                          |
|     | 1, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | slow                                                                                                                                                                                                                                                                                            |
|     | 1, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | reserved                                                                                                                                                                                                                                                                                        |
| DPR | <ul> <li>This bit is</li> <li>The buper PERR/</li> <li>The age the operative operative</li></ul> | <b>by Error Reported 8</b><br>set when the following conditions are met:<br>as agent asserted PERR/ itself or observed<br>asserted and;<br>ent setting this bit acted as the bus master for<br>eration in which the error occurred and;<br>arity Error Response bit in the Command<br>r is set. |
| R   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | [7:5]                                                                                                                                                                                                                                                                                           |
| NC  | New Capa<br>A value of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | abilities 4<br>one implements a list of extended capabilities.                                                                                                                                                                                                                                  |
| R   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | [3:0]                                                                                                                                                                                                                                                                                           |

11

#### Register: 0x08 Revision ID (Rev ID) Read Only

| 7 |     |   |   |   |   |   | 0 |  |  |  |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|--|--|--|
|   | RID |   |   |   |   |   |   |  |  |  |  |  |  |
| 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |

| RID | Revision ID [7:0]                                              |
|-----|----------------------------------------------------------------|
|     | This register specifies a device specific revision identifier. |
|     | This silicon version of the LSI53C1510 is set to 0x00 for      |
|     | Rev A silicon.                                                 |

#### Registers: 0x09–0x0B **Class Code Read Only**



CC

#### **Class Code**

[23:0]

This 24-bit register is used to identify the generic function of the device. The upper byte of this register is a base class code, the middle byte is a subclass code, and the lower byte identifies a specific register level programming interface. The value of this register is 0x0E0000, which identifies an I<sub>2</sub>O IOP (LSI53C1510 in intelligent mode).

#### **Register: 0x0C** Cache Line Size **Read/Write**

| 7 |   |   |    |    |   |   | 0 |
|---|---|---|----|----|---|---|---|
|   |   |   | CI | _S |   |   |   |
| 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |

#### CLS

#### **Cache Line Size**

[7:0] This register specifies the system cache line size in units of 32-bit words. The value in this register is used by the device to determine whether to use Write and Invalidate or Write commands for performing write cycles, and whether to use Memory Read, Memory Read Line, or Memory Read Multiple commands for performing read cycles as a bus master. Devices participating in the caching protocol use this field to know when to retry burst accesses at cache line boundaries. These devices can ignore the PCI cache support lines (SDONE and SB0/) when this register is set to 0. If this register is programmed to a number which is not a power of 2, the device will not use PCI performance commands to perform data transfers.

#### **Register: 0x0D** Latency Timer **Read/Write**



LT

[7:0]

Latency Timer The Latency Timer register specifies, in units of PCI bus clocks, the value of the Latency Timer for this PCI bus master. The SCSI functions of the LSI53C1510 support this timer. All eight bits are writable, allowing latency values of 0-255 PCI clocks. Use the following equation to calculate an optimum latency value for the SCSI functions of the LSI53C1510.

Latency = 2 + (Burst Size \* (typical wait states + 1))

Values greater than optimum are also acceptable.

#### Register: 0x0E **Header Type Read Only**



not the device contains multiple functions. In intelligent mode, the LSI53C1510 is a single function controller, therefore, the value of this register is 0x00.

#### Register: 0x0F BIST (Built-In Self Test) Read/Write

|    | 7  | 6               | 6 5 4 3 (                                                                                                                         |                            |                                                   |           |          |        |  |  |  |  |  |  |  |  |
|----|----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------|-----------|----------|--------|--|--|--|--|--|--|--|--|
|    | BC | SB              | F                                                                                                                                 | र                          |                                                   | С         | С        |        |  |  |  |  |  |  |  |  |
|    | 0  | 0               | 0                                                                                                                                 | 0                          | 0                                                 | 0         | 0        | 0      |  |  |  |  |  |  |  |  |
| BC |    | Sh              | BIST Capable 7<br>Should return a one if the device implements a BIST, a<br>zero if it does not.                                  |                            |                                                   |           |          |        |  |  |  |  |  |  |  |  |
| SB |    | Wr<br>dev<br>So | vice reset                                                                                                                        | ts this bit<br>ould fail t | is bit star<br>automati<br>the device<br>seconds. | cally upo | n comple | etion. |  |  |  |  |  |  |  |  |
| R  |    | Re              | served                                                                                                                            |                            |                                                   |           |          | [5:4]  |  |  |  |  |  |  |  |  |
| сс |    | A١              | Completion Code[3:0]A value of zero indicates successful completion, while a<br>nonzero result indicates a device specific error. |                            |                                                   |           |          |        |  |  |  |  |  |  |  |  |

#### Registers: 0x10–0x13 Base Address Register Zero (I/O) Read/Write

| 31 |   |   |   |   |   |   |    |    |   |   |   |          |            |            |                  |                     |                 |                        |                  |                    |                   |                   |                |                   |          |            |          |     |             |    | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|----------|------------|------------|------------------|---------------------|-----------------|------------------------|------------------|--------------------|-------------------|-------------------|----------------|-------------------|----------|------------|----------|-----|-------------|----|---|
|    |   |   |   |   |   |   |    |    |   |   |   |          |            |            | BA               | RZ                  |                 |                        |                  |                    |                   |                   |                |                   |          |            |          |     |             |    |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 | 0        | 0          | 0          | 0                | 0                   | 0               | 0                      | 0                | 0                  | 0                 | 0                 | 0              | 0                 | 0        | 0          | 0        | 0   | 0           | 0  | 0 |
|    |   |   |   |   |   |   | BA | RZ | 2 |   |   | Tł<br>re | nis<br>gis | ba:<br>ter | se<br>se<br>es ( | ado<br>t in<br>of I | dre<br>to<br>/O | Reg<br>ss<br>I/O<br>sp | reg<br>sp<br>ace | iste<br>ac<br>e fo | eri<br>e.<br>ortl | s u<br>The<br>his | seo<br>E<br>ba | d to<br>SI5<br>se | 3C<br>ad | :15<br>dre | 10<br>ss | rec | pei<br>quir | es | _ |

256 bytes of I/O space for this base address register. This register has bit zero hardwired to one. Bit 1 is reserved and returns a zero on all reads, and the other bits are used to map the device into I/O space. For detailed information on the operation of this register, refer to the PCI 2.1 Specification.

#### Registers: 0x14–0x17 Base Address Register One (Shared MEMORY) **Read/Write**



BARO **MEMORY Base Address Register One** [31:0] This base address register map indicates width (32-bit) and location of memory required by the device and its size is programmable from 1 K (2<sup>10</sup>) through 128 M (2<sup>27</sup>) bytes in steps of powers of 2. This memory is specified as nonprefetchable due to the messaging FIFOs. The default size is 128 K.

# Registers: 0x18–0x2B

Reserved

#### Registers: 0x2C-0x2D Subsystem Vendor ID **Read Only**



This 16-bit register is used to uniquely identify the vendor manufacturing the add-in board or subsystem where this PCI device resides. It provides a mechanism for an add-in card vendor to distinguish its cards from another vendor's cards, even if the cards have the same PCI controller installed on them (and therefore the same Vendor ID and Device ID). The ARM programs this 16-bit value at startup or reset time.

#### Registers: 0x2E-0x2F Subsystem ID **Read Only**



SID

#### Subsystem ID

[15:0] This 16-bit register is used to uniquely identify the add-in board or subsystem where this PCI device resides. It provides a mechanism for an add-in card vendor to distinguish its cards from one another even if the cards have the same PCI controller installed on them (and therefore the same Vendor ID and Device ID). The ARM programs this 16-bit value at startup or reset time.

#### Registers: 0x30-0x33 **Expansion ROM Base Address Read/Write**



#### Register: 0x34 **Capabilities Pointer Read Only**



CP

#### **Capabilities Pointer**

[7:0]

This register indicates that the first extended capability register is located at offset 0x40 in the PCI Configuration.

# Registers: 0x35-0x3B

Reserved

#### **Register: 0x3C Interrupt Line**

**Read/Write** 

| 7 |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   | I | L |   |   |   |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

IL

#### Interrupt Line

[7:0] This register is used to communicate interrupt line routing information. POST software writes the routing information into this register as it configures the system. The value in this register tells which input of the system interrupt controller(s) the device's interrupt pin is connected to. Values in this register are specified by system architecture.

#### Register: 0x3D **Interrupt Pin Read Only**



IP

#### **Interrupt Pin**

[7:0]

This register tells which interrupt pin the device uses. Its value is set to 0x01.

# Register: 0x3E

Min Gnt

**Read Only** 

| 7 |    |   |   |   |   |   | 0 |  |  |  |  |  |  |  |
|---|----|---|---|---|---|---|---|--|--|--|--|--|--|--|
|   | MG |   |   |   |   |   |   |  |  |  |  |  |  |  |
| 0 | 0  | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |  |  |  |

MG

# Min Gnt

[7:0]

This register is used to specify the desired settings for latency timer values. Min\_Gnt is used to specify how long a burst period the device needs. The value specified in these registers is in units of 0.25 microseconds. The LSI53C1510 sets this register to 0x1E.

#### Register: 0x3F Max Lat **Read Only**



ML

[7:0]

This register is used to specify the desired settings for latency timer values. Max\_Lat is used to specify how often the device needs to gain access to the PCI bus.

The value specified in these registers is in units of 0.25 microseconds. The LSI53C1510 SCSI function sets this register to 0x08.

#### Register: 0x40

Capability ID Read Only

| 7 |   |   |   |    |   |   | 0 |
|---|---|---|---|----|---|---|---|
|   |   |   | С | ID |   |   |   |
| 0 | 0 | 0 | 0 | 0  | 0 | 0 | 1 |

CID

**Cap\_ID** Bits [7:0] identify this register as a PCI power management register (0x01).

#### Register: 0x41 Next Item Pointer Read Only

| 7 |     |   |   |   |   |   | 0 |  |  |  |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|--|--|--|
|   | NIP |   |   |   |   |   |   |  |  |  |  |  |  |
| 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |

NIP

#### Next\_Item\_Ptr

[7:0]

[7:0]

The LSI53C1510 has these bits set to zero indicating PCI does not have any further PCI extended capabilities registers.

#### Registers: 0x42-0x43

#### Power Management Capabilities (PMC) Read Only

| 15        |   |   |   | 11 | 10  | 9   | 8 |   | 6 | 5   | 4   | 3    | 2 |       | 0  |
|-----------|---|---|---|----|-----|-----|---|---|---|-----|-----|------|---|-------|----|
| PMES[4:0] |   |   |   |    | D2S | D1S |   | R |   | DSI | APS | PMEC | V | ER[2: | 0] |
| 0         | 0 | 0 | 0 | 0  | 1   | 0   | 0 | 0 | 0 | 0   | 0   | 0    | 0 | 0     | 1  |

PMES[4:0]

#### PME\_Support

[15:11]

Bits [15:11] define the power management states in which the LSI53C1510 will assert the PME pin. These bits are all set to zero.

| D2S      | D2_Support10D2 power management state is not supported.                                                                                                       |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1S      | D1_Support9D1 power management state is not supported.                                                                                                        |
| R        | Reserved [8:6]                                                                                                                                                |
| DSI      | Device Specific Initialization5This bit is a device specific initialization bit and is set to<br>zero to indicate that no special initialization is required. |
| APS      | Auxiliary Power Source4This bit is set to zero and indicates that an auxiliary<br>power source is not needed for the LSI53C1510.4                             |
| PMEC     | PME Clock3Bit 3 is set to zero and indicates that no PCI clock is<br>required to assert the PME pin.                                                          |
| VER[2:0] | Version[2:0]These bits indicate the version of the PCI PowerManagement Specification the LSI53C1510 complies to<br>version 1.0.                               |

## Registers: 0x44–0x45

#### Power Management Control/Status (PMCSR) Read/Write

| 15  | 14     | 13    | 12  |                                                                    |        | 9     | 8              | 7    |      |      | 0        |       |      |      |           |  |  |
|-----|--------|-------|-----|--------------------------------------------------------------------|--------|-------|----------------|------|------|------|----------|-------|------|------|-----------|--|--|
| PST | DSCI   | [1:0] |     | DS                                                                 | LT     |       | PEN            |      |      |      | PWS[1:0] |       |      |      |           |  |  |
| 0   | 0      | 0     | 0   | 0 0 0 0 0 0 0 0 0 0 0                                              |        |       |                |      |      |      |          |       |      |      | 0         |  |  |
| PST |        |       | Bit | <b>IE_S</b><br>15 d<br>inage                                       | lefine | es if | the L<br>vent. | SI53 | 8C15 | 10 h | as g     | enera | ated | a Po | 15<br>wer |  |  |
| DSC | :L[1:0 | D]    |     | Data_Scale[14:13]Bits [14:13] are not supported in the LSI53C1510. |        |       |                |      |      |      |          |       |      |      |           |  |  |
|     |        |       |     | -                                                                  |        |       |                |      |      |      |          |       |      | . 0. |           |  |  |
| DSL | т      |       | Da  | ta_S                                                               |        |       | ot su          |      |      |      |          |       |      | [1   | 2:9]      |  |  |

| PWS[1:0] | Power State [1:0]                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------------|
|          | Bits [1:0] are used to determine the current power state of the LSI53C1510. They are also used to set the |
|          | LSI53C1510 to a new power state. Power states are defined as:                                             |
|          |                                                                                                           |

[7:2]

| 00b00 | D0     |
|-------|--------|
| 0b11  | D3 hot |

#### Register: 0x46 Bridge Support Extensions (PMCSR\_BSE) Read Only



BSE

#### Bridge Support Extensions [7:0] Bits [7:0] are not supported and will return 0x00 when read.

#### Register: 0x47 Data Read Only

| DA | TA   | Da | ta |   |   |   |  | [7:0] |  |  |  |  |  |  |
|----|------|----|----|---|---|---|--|-------|--|--|--|--|--|--|
|    | 0    | 0  | 0  | 0 | 0 | 0 |  |       |  |  |  |  |  |  |
|    | DATA |    |    |   |   |   |  |       |  |  |  |  |  |  |
|    | 7    |    |    |   |   |   |  | 0     |  |  |  |  |  |  |
|    |      |    |    |   |   |   |  |       |  |  |  |  |  |  |

Bits [7:0] are not supported and will return 0x00 when read.

# 6.3 Host Interface Registers (Intelligent Mode)

The host interface contains the following registers as shown in Table 6.2. Reserved registers and bits are shaded.

#### Table 6.2 LSI53C1510 Host Interface Register Map

| 31 16 15                                                                             | 0 Address | Page |
|--------------------------------------------------------------------------------------|-----------|------|
| DiagINT <sup>1</sup>                                                                 | 0x00      | 6-20 |
| WRSEQ <sup>1</sup>                                                                   | 0x04      | 6-21 |
| DIAG <sup>1</sup>                                                                    | 0x08      | 6-22 |
| Test Base Address <sup>1</sup>                                                       | 0x0C      | 6-23 |
| Reserved                                                                             | 0x10      | 6-23 |
| Reserved                                                                             | 0x14      | 6-23 |
| Reserved                                                                             | 0x18      | 6-23 |
| Reserved                                                                             | 0x1C      | 6-23 |
| Host Doorbell                                                                        | 0x20      | 6-24 |
| Reserved                                                                             | 0x24      | 6-24 |
| Reserved                                                                             | 0x28      | 6-24 |
| Reserved                                                                             | 0x2C      | 6-24 |
| Reply Interrupt Status                                                               | 0x30      | 6-25 |
| Reply Interrupt Mask                                                                 | 0x34      | 6-25 |
| Reserved                                                                             | 0x38      | 6-26 |
| Reserved                                                                             | 0x3C      | 6-26 |
| Request Free List FIFO (read only), Request Post List FIFO (write only) <sup>2</sup> | 0x40      | 6-26 |
| Reply Post List FIFO (read only), Reply Free List FIFO (write only) <sup>2</sup>     | 0x44      | 6-26 |

1. These registers are for diagnostic or test use only.

2. Write access to the Request Post List and Reply Free List FIFOs that are less than 32 bits are ignored.

#### Register: 0x00 DiagINT Read/Write



Note: This register is intended for diagnostic/test use only.

The DiagINT register contains interrupt status and control as described below. The LSI53C1510 Protocol Engine can be configured to generate interrupts using direct F/W control. This register is used to report and enable/mask interrupts to PCI. The normal PCI interrupt reporting mechanism occurs in the Reply Interrupt Status register. This register is provided for diagnostic purposes only.

| R | Reserved | [31:2] |
|---|----------|--------|
|   |          |        |

| IEN | Interrupt Enable                                          | 1  |
|-----|-----------------------------------------------------------|----|
|     | The IEN control bit provides an enable function for the   | )  |
|     | PCI interrupt pin when F/W generated interrupts are       |    |
|     | selected. In order for the external PCI INT/ interrupt pi | in |
|     | to be asserted when F/W generated interrupts are          |    |
|     | selected, the IEN bit must be set to one.                 |    |
|     |                                                           |    |

#### **DiagINT/CLRINT**

**Diagnostic Interrupt (read)/ Clear Interrupt (write) 0** The DiagINT status bit indicates that the Protocol Engine is alerting the host of an interrupt condition. When the F/W generated interrupt source is selected, writing a one to bit 0 of this register will clear the F/W generated interrupt. This interrupt status bit is not normally used except for diagnostic purposes.

#### Register: 0x04 WRSEQ Write Only



Note: This register is intended for diagnostic/test use only.

The WRSEQ register is used to enable write accesses to the DIAG register. In order to prevent inadvertent access, the DIAG register cannot be written to unless a specific sequence of data is written to the WRSEQ register. The WRSEQ register is write only.

#### R Reserved [31:4]

#### KEY\_VALUE KEY\_VALUE

A sequence of five data writes must be written into the KEY\_VALUE field of the WRSEQ register in order to enable writes to the DIAG register. Any data value written out that does not match the expected sequence value will cause the WRSEQ register to restart by looking for the first sequence value. The required data sequence is:

0x4, 0xB, 0x2, 0x7, 0xD

After the last value (0xD) is written, the DIAG register may be written to until another write to the WRSEQ register occurs of any value. A bit is provided within the DIAG register which may be read at any time to determine if write access is enabled for the DIAG register (e.g. to verify that the WRSEQ data sequence was correct or to verify that writes to the DIAG register are disabled).

[3:0]

#### Register: 0x08 DIAG Read/Write



Note: This register is intended for diagnostic/test use only.

The register contains low level diagnostic control and status.

| R       | Reserved [31:8]                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DWE     | DIAG Register Write Enabled (read only) 7<br>This read only bit when set indicates that write access to<br>the DIAG register may occur. The DWE bit is set when<br>the correct key sequence has been written to the<br>WRSEQ register.                                                                                                                  |
| R       | Reserved [6:4]                                                                                                                                                                                                                                                                                                                                          |
| TTL_INT | Select TTL Output for PCI-INTA/ 3<br>This bit determines whether the LSI53C1510 PCI-INTA/<br>interrupt pin is configured as a TTL or open drain output.<br>This bit defaults to zero (open drain) on reset. This bit<br>should only be set to one (TTL) during chip testing.                                                                            |
| RSTA    | Reset Adapter (write only) 2<br>This write only bit will cause the Protocol Engine reset<br>controller to generate a soft reset to all LSI53C1510 logic.<br>This bit will be automatically cleared when the soft reset<br>condition is generated. The ARM core will start executing<br>from its Reset Vector when the soft reset condition<br>subsides. |
| DISARM  | <b>Disable ARM Core</b> The DISARM control bit causes the ARM core, the Instruction Prefetch Unit, the Read Path Control Unit, and the Write Buffer to be held reset. This bit will remain set until cleared by the host. This bit is included to allow low level testing and programming of FLASH memory using a host resident utility.                |

#### DMMAP Diagnostic Memory Map

This bit when set causes all PCI accesses to Memory Base 0 address space (except for offsets 0x00–0x7F) to be mapped to internal local bus accesses. This allows Host utilities the capability to read or write any arbitrary internal local address. This is useful for low level testing and for programming FLASH memory using host resident utilities. To form an internal local address, the lower 13 bits of the PCI address are combined with the contents of the Test Base Address register. This gives an 8 Kbyte window of addressability into local address space at any one time.

#### Register: 0x0C

## Test Base Address

**Read/Write** 

| 31 13 |                                         |  |  |  |  |  |  |  |  |  |   |   |   | 3 12 0 |   |   |   |   |   |   |   |   |   | 0 |
|-------|-----------------------------------------|--|--|--|--|--|--|--|--|--|---|---|---|--------|---|---|---|---|---|---|---|---|---|---|
| ТВА   |                                         |  |  |  |  |  |  |  |  |  |   | R |   |        |   |   |   |   |   |   |   |   |   |   |
| 0     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |  |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |   |

Note: This register is intended for diagnostic/test use only.

- TBATest Base Address[31:13]The TBA Register is used to provide address bits [31:13]of the local address during diagnostic host<->localaccesses (the lower 13 address bits come directly from<br/>the host address).
- R Reserved [12:0]

Registers: 0x10–0x1F Reserved 0

#### Register: 0x20 Host Doorbell Read/Write



Registers: 0x24–0x2F Reserved

#### Register: 0x30 Reply Interrupt Status Read Only



The Reply Interrupt Status register reports interrupt status to PCI.

| R        | Reserved [31:4]                                                                                                                                                                                                                                                                                                                                                              |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ReplyINT | Reply Message Interrupt3This read only bit is set whenever a Posted Reply<br>Message is available for the host to process<br>(ReplyPostFIFO not empty and prefetch of ReplyPost-<br>MFA complete). This bit will cause a PCI interrupt to be<br>generated when ReplyIntMask = 0. This is the default<br>interrupt reporting mechanism for the LSI53C1510<br>Protocol Engine. |

R Reserved

[2:0]

#### Register: 0x34 Reply Interrupt Mask Read/Write

| 31 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 4 | 3            | 2 |   | 0 |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--------------|---|---|---|
|    |   |   |   |   |   |   |   |   |   |   |   |   | F | २ |   |   |   |   |   |   |   |   |   |   |   |   |   | ReplyIntMask |   | R |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0            | 0 | 0 | 0 |

The Reply Interrupt Mask register masks interrupt reporting to PCI.

#### R Reserved

#### [31:4]

# ReplyIntMaskReply Message Interrupt Mask3This bit masks the PCI interrupt generated by the Reply-<br/>PostFIFO not empty condition. When this bit is set to one,<br/>the PCI interrupt will not be generated. When this bit is<br/>reset to zero, the PCI interrupt will be generated. This bit<br/>defaults to one on hard or soft reset.

#### R Reserved

[2:0]

#### Registers: 0x38–0x3F Reserved

#### **Register: 0x40** Request Free List FIFO (Read Only) Request Post List FIFO (Write Only)

| 31 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FI | =0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Request messages are created by the host to "request" an action by the LSI53C1510. For a complete explanation of how the Request Free/Post List FIFOs are used in the message passing I/O interface, see Section 2.2, "The Host Interface."

#### **Register: 0x44** Reply Post List FIFO (Read Only) Reply Free List FIFO (Write Only)

| 31 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|    |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FI | =0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Reply messages are used by the LSI53C1510 to send status information back to the host. For a complete explanation of how the Reply Post/Free List FIFOs are used in the message passing I/O interface, see Section 2.2, "The Host Interface."

## 6.4 Shared Memory

A region of Shared Memory (LSI53C1510 local memory mapped to System Addresses) is provided to allow the host to write Request Message Frames into. This is the default method (Push model) for Request Message Frame transport, where the host itself copies the Request Message Frame into the LSI53C1510 local memory. The total size of Shared Memory is configured by the Protocol Engine on reset. Supported values are: 32 Kbytes, 64 Kbytes, 128 Kbytes (default), 256 Kbytes, 512 Kbytes, 1 Mbyte, 2 Mbytes, 4 Mbytes, 8 Mbytes, 16 Mbytes, 32 Mbytes, 64 Mbytes, and 128 Mbytes. Address translation between System and Local addresses is performed as illustrated in Figure 6.2.



#### Figure 6.2 Shared Memory Address Translation

Registers (Intelligent Mode)

# Chapter 7 Specifications

This chapter specifies the LSI53C1510 electrical and mechanical characteristics. It is divided into the following sections:

- Section 7.1, "DC Characteristics," page 7-1
- Section 7.2, "TolerANT Technology Electrical Characteristics," page 7-7
- Section 7.3, "AC Characteristics," page 7-11
- Section 7.4, "PCI and External Memory Interface Timing Diagrams," page 7-14
- Section 7.5, "SCSI Timing Diagrams," page 7-36
- Section 7.6, "Pinouts and Packaging," page 7-43

# 7.1 DC Characteristics

This section of the manual describes the LSI53C1510 DC characteristics. Table 7.1 through Table 7.13 give current and voltage specifications. Figure 7.1 and Figure 7.2 are driver schematics.

| Table 7.1 | Absolute | Maximum | Stress | Ratings |
|-----------|----------|---------|--------|---------|
|-----------|----------|---------|--------|---------|

| Symbol                       | Parameter                         | Min                  | Max <sup>1</sup>     | Unit | Test Conditions             |
|------------------------------|-----------------------------------|----------------------|----------------------|------|-----------------------------|
| T <sub>STG</sub>             | Storage temperature               | -55                  | 150                  | °C   | -                           |
| V <sub>DD</sub>              | Supply voltage                    | -0.5                 | 5.0                  | V    | -                           |
| V <sub>IN</sub>              | Input voltage                     | V <sub>SS</sub> –0.3 | V <sub>DD</sub> +0.3 | V    | -                           |
| V <sub>IN5V</sub>            | Input voltage (5 V tolerant pins) | V <sub>SS</sub> –0.3 | 5.25                 | V    | -                           |
| I <sub>LP</sub> <sup>2</sup> | Latch-up current                  | 150                  | -                    | mA   | -                           |
| ESD <sup>3</sup>             | Electrostatic discharge           | _                    | 2 K                  | V    | MIL-STD 883C, Method 3015.7 |

1. Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the Operating Conditions section of the manual is not implied.

2.  $-2 V < V_{PIN} < 8 V$ .

3. SCSI pins only.

#### Table 7.2 Operating Conditions

| Symbol               | Parameter                                           | Min  | Max <sup>1</sup> | Unit     | Test Conditions                            |
|----------------------|-----------------------------------------------------|------|------------------|----------|--------------------------------------------|
| V <sub>DD</sub>      | Supply voltage                                      | 3.13 | 3.47             | V        | -                                          |
| I <sub>DD</sub>      | Supply current (dynamic)<br>Supply current (static) | -    | 800<br>1         | mA<br>mA | -                                          |
| I <sub>DD-SCSI</sub> | LVD pad current supply                              | _    | 1.2              | A        | RBIAS = 9.76 kΩ<br>V <sub>DD</sub> = 3.3 V |
| T <sub>A</sub>       | Operating free air                                  | 0    | 70               | °C       | _                                          |
| $\theta_{JA}$        | Thermal resistance<br>(junction to ambient air)     | _    | 14.8             | °C/W     | -                                          |
| Tj                   | Temperature of the die                              | _    | 110              | °C       | -                                          |
| Тс                   | Temperature of the case                             | -    | 100              | °C       | -                                          |

1. Conditions that exceed the operating limits may cause the device to function incorrectly.

 Table 7.3
 LVD Driver SCSI Signals—SD[15:0]+, SDP[1:0]/, SREQ/, SACK/, SMSG/, SIO/, SCD/, SATN/, SBSY/, SSEL/, SRST/

| Symbol                                     | Parameter          | Min  | Max  | Units | Test Conditions                |
|--------------------------------------------|--------------------|------|------|-------|--------------------------------|
| I <sub>O</sub> +                           | Source (+) current | 7    | 11   | mA    | Asserted state                 |
| I <sub>O</sub> -                           | Sink (-) current   | -7   | -11  | mA    | Asserted state                 |
| I <sub>O</sub> +                           | Source (+) current | -3.5 | -5.5 | mA    | Negated state                  |
| I <sub>O</sub> -                           | Sink (-) current   | 3.5  | 5.5  | mA    | Negated state                  |
| I <sub>OZ</sub>                            | 3-state leakage    | -20  | 20   | μA    | V <sub>PIN</sub> = 0 V, 3.47 V |
| I <sub>OZ</sub> ( <sub>SRST - only</sub> ) | 3-state leakage    | -500 | -50  | μA    | -                              |

Notes:  $V_{CM} = 0.7-1.8$  V.  $R_L = 0-110 \ \Omega.$  $R_{bias} = 9.76 \ k\Omega.$ 





 Table 7.4
 LVD Receiver SCSI Signals—SD[15:0]/, SDP[1:0]/, SREQ/, SACK/, SMSG/, SIO/, SCD/, SATN/, SBSY/, SSEL/, SRST/

| Symbol | Parameter                      | Min | Max | Units |
|--------|--------------------------------|-----|-----|-------|
| VI     | LVD receiver voltage asserting | 60  | _   | mV    |
| VI     | LVD receiver voltage negating  | _   | -60 | mV    |

Note:  $V_{CM} = 0.7 - 1.8 \text{ V}$ 

Figure 7.2 LVD Receiver



#### Table 7.5 DIFFSENS SCSI Signal

| Symbol          | Parameter         | Min                  | Max | Unit | Test Conditions <sup>1</sup>   |
|-----------------|-------------------|----------------------|-----|------|--------------------------------|
| V <sub>IH</sub> | HVD sense voltage | 2.4                  | 5.0 | V    | Note 1                         |
| V <sub>S</sub>  | LVD sense voltage | 0.7                  | 1.9 | V    | Note 1                         |
| V <sub>IL</sub> | SE sense voltage  | V <sub>SS</sub> –0.3 | 0.5 | V    | Note 1                         |
| I <sub>IN</sub> | Input leakage     | -10                  | 10  | μA   | V <sub>PIN</sub> = 0 V, 5.25 V |

1. Functional test specified for each mode (V<sub>IH</sub>, V<sub>S</sub>, V<sub>IL</sub>).

#### Table 7.6RBIAS SCSI Signal

| Symbol          | Parameter     | Min                  | Max | Unit | Test Conditions |
|-----------------|---------------|----------------------|-----|------|-----------------|
| V <sub>IN</sub> | Input Voltage | V <sub>DD</sub> –0.2 | _   | V    | –125 μA         |

#### Table 7.7 Input Capacitance

| Symbol          | Parameter                       | Min | Max | Unit | Test Conditions |
|-----------------|---------------------------------|-----|-----|------|-----------------|
| CI              | Input capacitance of input pads | -   | 7   | pF   | _               |
| C <sub>IO</sub> | Input capacitance of I/O pads   | _   | 15  | pF   | _               |

| Table 7.8 Bidirectional Signals—GPIO0, GPIO1, GPIO2, GPIO3, GPIO4 | Table 7.8 | Bidirectional | Signals—GPIO0, | GPIO1, | GPIO2, | GPIO3, | GPIO4 |
|-------------------------------------------------------------------|-----------|---------------|----------------|--------|--------|--------|-------|
|-------------------------------------------------------------------|-----------|---------------|----------------|--------|--------|--------|-------|

| Symbol            | Parameter           | Min                  | Max             | Unit | Test Conditions                |
|-------------------|---------------------|----------------------|-----------------|------|--------------------------------|
| V <sub>IH</sub>   | Input high voltage  | 2.0                  | 5.0             | V    | -                              |
| V <sub>IL</sub>   | Input low voltage   | V <sub>SS</sub> –0.3 | 0.8             | V    | -                              |
| V <sub>OH</sub>   | Output high voltage | 2.4                  | V <sub>DD</sub> | V    | -8 mA dynamic                  |
| V <sub>OL</sub>   | Output low voltage  | V <sub>SS</sub>      | 0.4             | V    | 8 mA dynamic                   |
| I <sub>OZ</sub>   | 3-state leakage     | -10                  | 10              | μA   | V <sub>PIN</sub> = 0 V, 5.25 V |
| I <sub>PULL</sub> | Pull-down current   | 7.5                  | 75              | μA   | _                              |

#### Table 7.9 Output Signals—MCE/, MOE/\_TESTOUT, MWE/, TDO

| Symbol          | Parameter           | Min             | Max             | Unit | Test Conditions         |
|-----------------|---------------------|-----------------|-----------------|------|-------------------------|
| V <sub>OH</sub> | Output high voltage | 2.4             | V <sub>DD</sub> | V    | -4 mA dynamic           |
| V <sub>OL</sub> | Output low voltage  | V <sub>SS</sub> | 0.4             | V    | 4 mA dynamic            |
| I <sub>OZ</sub> | 3-state leakage     | -10             | 10              | μΑ   | $V_{PIN} = 0 V, 5.25 V$ |

# Table 7.10 Bidirectional Signals—AD[31:0], C\_BE[7:0]/, FRAME/, IRDY/, TRDY/, DEVSEL/, STOP/, PERR/, PAR

| Symbol            | Parameters                       | Min                  | Max                 | Unit | Test Conditions                |
|-------------------|----------------------------------|----------------------|---------------------|------|--------------------------------|
| V <sub>IH</sub>   | Input high voltage               | 0.5 V <sub>DD</sub>  | 5.0                 | V    | _                              |
| VIL               | Input low voltage                | V <sub>SS</sub> –0.3 | 0.3 V <sub>DD</sub> | V    | _                              |
| V <sub>OH</sub>   | Output high voltage              | 0.9 V <sub>DD</sub>  | _                   | V    | –500 μA                        |
| V <sub>OL</sub>   | Output low voltage               | _                    | 0.1 V <sub>DD</sub> | V    | 1500 μA                        |
| V <sub>OH</sub>   | 5 V tolerant output high voltage | 2.4                  | -                   | V    | –16 mA                         |
| V <sub>OL</sub>   | 5 V tolerant output low voltage  | -                    | 0.55                | V    | 16 mA                          |
| I <sub>OZ</sub>   | 3-state leakage                  | -10                  | 10                  | μΑ   | V <sub>PIN</sub> = 0 V, 5.25 V |
| I <sub>PULL</sub> | Pull-down current                | 7.5                  | 75                  | μΑ   | _                              |

#### Table 7.11 Input Signals—CLK, GNT/, IDSEL, RST/, SCLK, TCK, TDI, TEST\_HSC<sup>1</sup>, TĖST\_RŠTN, TMS

| Symbol                         | Parameters                 | Min                  | Max                 | Unit | Test Conditions                |
|--------------------------------|----------------------------|----------------------|---------------------|------|--------------------------------|
| V <sub>IH</sub>                | Input high voltage         | 0.5 V <sub>DD</sub>  | 5.0                 | V    | _                              |
| V <sub>IL</sub>                | Input low voltage          | V <sub>SS</sub> –0.3 | 0.3 V <sub>DD</sub> | V    | _                              |
| I <sub>IN</sub>                | Input leakage <sup>2</sup> | -10                  | 10                  | μA   | V <sub>PIN</sub> = 0 V, 5.25 V |
| I <sub>PULL</sub> <sup>3</sup> | Pull-down current          | -75                  | -7.5                | μA   | -                              |

1. TEST\_HSC has a pull-down

2. The Input leakage test does not apply to the TEST\_RST/ pin with  $V_{PIN} = 0$  V. 3. Pull-up spec does not apply to: SCLK, CLK, GNT/, IDSEL, and RST/.

#### Table 7.12 Output Signals—INTA, INTB

| Symbol            | Parameters                       | Min                 | Max                 | Unit | Test Conditions                |
|-------------------|----------------------------------|---------------------|---------------------|------|--------------------------------|
| V <sub>OH</sub>   | Output high voltage              | 0.9 V <sub>DD</sub> | -                   | V    | –500 μA                        |
| V <sub>OL</sub>   | Output low voltage               | _                   | 0.1 V <sub>DD</sub> | V    | 1500 μA                        |
| V <sub>OH</sub>   | 5 V tolerant output high voltage | 2.4                 | -                   | V    | –16 mA                         |
| V <sub>OL</sub>   | 5 V tolerant output low voltage  | -                   | 0.55                | V    | 16 mA                          |
| I <sub>OZ</sub>   | 3-state leakage                  | -10                 | 10                  | μΑ   | V <sub>PIN</sub> = 0 V, 5.25 V |
| I <sub>PULL</sub> | Pull-down current                | -75                 | -7.5                | μA   | _                              |

#### Table 7.13 Output Signal—SERR/

| Symbol          | Parameters         | Min | Мах                 | Unit | Test Conditions |
|-----------------|--------------------|-----|---------------------|------|-----------------|
| V <sub>OL</sub> | Output low voltage | _   | 0.1 V <sub>DD</sub> | V    | 1.5 mA          |
| I <sub>OZ</sub> | 3-state leakage    | -10 | 10                  | μΑ   | _               |

# 7.2 TolerANT Technology Electrical Characteristics

The LSI53C1510 features TolerANT technology, which includes active negation on the SCSI drivers and input signal filtering on the SCSI receivers. Active negation actively drives the SCSI Request, Acknowledge, Data, and Parity signals HIGH rather than allowing them to be passively pulled up by terminators. Table 7.14 provides electrical characteristics for SE SCSI signals. Figure 7.3 through Figure 7.7 provide reference information for testing SCSI signals.

| Symbol                           | Parameter                         | Min                  | Max                  | Units | Test Conditions                                                        |
|----------------------------------|-----------------------------------|----------------------|----------------------|-------|------------------------------------------------------------------------|
| V <sub>OH</sub> <sup>2</sup>     | Output high voltage               | 2.0                  | V <sub>DD</sub>      | V     | I <sub>OH</sub> = -7 mA                                                |
| V <sub>OL</sub>                  | Output low voltage                | V <sub>SS</sub>      | 0.5                  | V     | I <sub>OL</sub> = 48 mA                                                |
| V <sub>IH</sub>                  | Input high voltage                | 2.0                  | V <sub>DD</sub> +0.3 | V     | -                                                                      |
| V <sub>IL</sub>                  | Input low voltage                 | V <sub>SS</sub> –0.3 | 0.8                  | V     | Referenced to V <sub>SS</sub>                                          |
| V <sub>IK</sub>                  | Input clamp voltage               | -0.66                | -0.77                | V     | V <sub>DD</sub> = 4.75;<br>I <sub>I</sub> = -20 mA                     |
| V <sub>TH</sub>                  | Threshold, HIGH to LOW            | 1.0                  | 1.2                  | V     | -                                                                      |
| V <sub>TL</sub>                  | Threshold, LOW to HIGH            | 1.4                  | 1.6                  | V     | -                                                                      |
| V <sub>TH</sub> -V <sub>TL</sub> | Hysteresis                        | 300                  | 500                  | mV    | -                                                                      |
| I <sub>OH</sub> <sup>2</sup>     | Output high current               | 2.5                  | 24                   | mA    | V <sub>OH</sub> = 2.5 V                                                |
| I <sub>OL</sub>                  | Output low current                | 100                  | 200                  | mA    | V <sub>OL</sub> = 0.5 V                                                |
| I <sub>OSH</sub> <sup>2</sup>    | Short-circuit output high current | _                    | 625                  | mA    | Output driving low, pin shorted to V <sub>DD</sub> supply <sup>3</sup> |
| I <sub>OSL</sub>                 | Short-circuit output low current  | _                    | 95                   | mA    | Output driving high, pin shorted to V <sub>SS</sub> supply             |
| I <sub>LH</sub>                  | Input high leakage                | -                    | 20                   | μA    | $V_{DD}$ 5%, $V_{PIN}$ = 2.7 V                                         |
| ILL                              | Input low leakage                 | -20                  | -                    | μA    | $V_{DD}$ 5%, $V_{PIN}$ = 0 V                                           |
| I <sub>PD</sub>                  | Power down leakage                | -                    | 20                   | μΑ    | $V_{DD} = 0 V, V_{PIN} = 1.2 V$                                        |
| R <sub>I</sub>                   | Input resistance                  | 20                   | -                    | MΩ    | SCSI pins <sup>4</sup>                                                 |
| CP                               | Capacitance per pin               | -                    | 15                   | pF    | 388 BGA                                                                |

#### Table 7.14 TolerANT Technology Electrical Characteristics for SE SCSI Signals<sup>1</sup>

| Symbol                      | Parameter               | Min  | Max  | Units | Test Conditions      |
|-----------------------------|-------------------------|------|------|-------|----------------------|
| t <sub>R</sub> <sup>2</sup> | Rise time, 10% to 90%   | 4.0  | 18.5 | ns    | Figure 7.3           |
| t <sub>F</sub>              | Fall time, 90% to 10%   | 4.0  | 18.5 | ns    | Figure 7.3           |
| dV <sub>H</sub> /dt         | Slew rate LOW to HIGH   | 0.15 | 0.50 | V/ns  | Figure 7.3           |
| dV <sub>L</sub> /dt         | Slew rate, HIGH to LOW  | 0.15 | 0.50 | V/ns  | Figure 7.3           |
| ESD                         | Electrostatic discharge | 2    | -    | kV    | MIL-STD-883C; 3015-7 |
|                             | Latch-up                | 100  | -    | mA    | -                    |
|                             | Filter delay            | 20   | 30   | ns    | Figure 7.4           |
|                             | Ultra filter delay      | 10   | 15   | ns    | Figure 7.4           |
|                             | Ultra2 filter delay     | 5    | 8    | ns    | Figure 7.4           |
|                             | Extended filter delay   | 40   | 60   | ns    | Figure 7.4           |

Table 7.14 TolerANT Technology Electrical Characteristics for SE SCSI Signals<sup>1</sup>

1. These values are guaranteed by periodic characterization; they are not 100% tested on every device.

2. Active negation outputs only: Data, Parity, SREQ/, SACK/.

3. Single pin only; irreversible damage may occur if sustained for one second.

4. SCSI RESET pin has 10 k $\Omega$  pull-up resistor.









Note:  $t_1$  is the input filtering period.

Figure 7.5 Hysteresis of SCSI Receivers



Figure 7.6 Input Current as a Function of Input Voltage



Figure 7.7 Output Current as a Function of Output Voltage



# 7.3 AC Characteristics

The AC characteristics described in this section apply over the entire range of operating conditions (refer to the Section 7.1, "DC Characteristics"). Chip timing is based on simulation at worst case voltage, temperature, and processing. Timing was developed with a load capacitance of 50 pF Table 7.15 and Figure 7.8 provide External Clock data.

| Symbol         | Parameter                                 | Min | Мах | Units |
|----------------|-------------------------------------------|-----|-----|-------|
| t <sub>1</sub> | PCI bus clock cycle time                  | 30  | DC  | ns    |
|                | SCSI clock cycle time (SCLK) <sup>2</sup> | 25  | 60  | ns    |
| t <sub>2</sub> | CLK LOW time <sup>3</sup>                 | 12  | _   | ns    |
|                | SCLK LOW time <sup>3</sup>                | 10  | 36  | ns    |
| t <sub>3</sub> | CLK HIGH time <sup>3</sup>                | 12  | _   | ns    |
|                | SCLK HIGH time <sup>3</sup>               | 10  | 36  | ns    |
| t <sub>4</sub> | CLK slew rate                             | 1   | _   | V/ns  |
|                | SCLK slew rate                            | 1   | -   | V/ns  |

#### Table 7.15 External Clock<sup>1</sup>

1. Timing is for an external 40 MHz clock. A quadrupled 40 MHz clock is required for Ultra2 SCSI operation.

2. This parameter must be met to ensure SCSI timing is within specification.

3. Duty cycle not to exceed 60/40.

#### Figure 7.8 External Clock



Table 7.16 and Figure 7.9 provide Reset Input data.

#### Table 7.16 Reset Input

| Symbol         | Parameter                                                                   | Min | Max | Units            |
|----------------|-----------------------------------------------------------------------------|-----|-----|------------------|
| t <sub>1</sub> | Reset pulse width                                                           | 10  | -   | t <sub>CLK</sub> |
| t <sub>2</sub> | Reset deasserted setup to CLK HIGH                                          | 0   | -   | ns               |
| t <sub>3</sub> | MEM_ADDR setup time to CLK HIGH<br>(for configuring the MEM_ADDR bus only)  | 20  | -   | ns               |
| t <sub>4</sub> | MEM_ADDR hold time from CLK HIGH<br>(for configuring the MEM_ADDR bus only) | 20  | -   | ns               |





Table 7.17 and Figure 7.10 provide Interrupt Output data.

Table 7.17 Interrupt Output

| Symbol         | Parameter             | Min | Max | Units |
|----------------|-----------------------|-----|-----|-------|
| t <sub>1</sub> | CLK HIGH to IRQ/ LOW  | 2   | 11  | ns    |
| t <sub>2</sub> | CLK HIGH to IRQ/ HIGH | 2   | 11  | ns    |
| t <sub>3</sub> | IRQ/ deassertion time | 3   | _   | CLK   |

#### Figure 7.10 Interrupt Output



# 7.4 PCI and External Memory Interface Timing Diagrams

Figure 7.11 through Figure 7.14 represent signal activity when the LSI53C1510 accesses the PCI bus. This section includes timing diagrams for access to four groups of memory configurations. The first group applies to Target Timing. The second group applies to Initiator Timing. The third group applies to External Memory Timing.

<u>Note:</u> Multiple byte accesses to the external memory bus increase the read or write cycle by 11 clocks for each additional byte.

Timing diagrams included in this section are:

- Target Timing
  - PCI Configuration Register Read
  - PCI Configuration Register Write
  - Operating Registers/SCRIPTS RAM Read, 32-Bit
  - Operating Registers/SCRIPTS RAM Write, 32-Bit
- Initiator Timing
  - Nonburst Opcode Fetch, 32-Bit Address and Data
  - Burst Opcode Fetch, 32-Bit Address and Data
  - Back-to-Back Read, 32-Bit Address and Data
  - Back-to-Back Write, 32-Bit Address and Data
  - Burst Read, 32-Bit Address and Data
  - Burst Write, 32-Bit Address and Data
- External Memory Timing
  - EDO DRAM Burst Read
  - FLASH ROM Normal Read Only Mode
  - FLASH ROM Program/Verify Mode

#### 7.4.1 Target Timing

Table 7.18 through Table 7.21 and Figure 7.11 through Figure 7.14describe Target timing.
| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |

#### Table 7.18 PCI Configuration Register Read

### Figure 7.11 PCI Configuration Register Read



| Table 7.19 | PCI Configuration Register Write |  |
|------------|----------------------------------|--|
|------------|----------------------------------|--|

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | _   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |

#### Figure 7.12 PCI Configuration Register Write



| Table 7.20 | Operating Registers/SCRIPTS RAM Read, 32-Bit |
|------------|----------------------------------------------|
|------------|----------------------------------------------|

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | _   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |

#### Figure 7.13 Operating Registers/SCRIPTS RAM Read, 32-Bit



| Table 7.21 | Operating Registers/SCRIPTS RAM Write, 32-Bit |
|------------|-----------------------------------------------|
|------------|-----------------------------------------------|

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |

#### Figure 7.14 Operating Registers/SCRIPTS RAM Write, 32-Bit



This page intentionally left blank.

# 7.4.2 Initiator Timing

Table 7.22 through Table 7.27 and Figure 7.15 through Figure 7.20describe Initiator timing.

 Table 7.22
 Nonburst Opcode Fetch, 32-Bit Address and Data

| Symbol         | Parameter                         | Min | Max | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |
| t <sub>4</sub> | Side signal input setup time      | 10  | -   | ns   |
| t <sub>5</sub> | Side signal input hold time       | 0   | -   | ns   |
| t <sub>6</sub> | CLK to side signal output valid   | _   | 12  | ns   |



Figure 7.15 Nonburst Opcode Fetch, 32-Bit Address and Data

| Table 7.23 | Burst Opcode Fetch, 32-Bit Address and Data |
|------------|---------------------------------------------|
|------------|---------------------------------------------|

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |
| t <sub>4</sub> | Side signal input setup time      | 10  | -   | ns   |
| t <sub>5</sub> | Side signal input hold time       | 0   | -   | ns   |
| t <sub>6</sub> | CLK to side signal output valid   | _   | 12  | ns   |



Figure 7.16 Burst Opcode Fetch, 32-Bit Address and Data

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | _   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |
| t <sub>4</sub> | Side signal input setup time      | 10  | _   | ns   |
| t <sub>5</sub> | Side signal input hold time       | 0   | -   | ns   |
| t <sub>6</sub> | CLK to side signal output valid   | _   | 12  | ns   |



Figure 7.17 Back-to-Back Read, 32-Bit Address and Data

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | _   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |
| t <sub>4</sub> | Side signal input setup time      | 10  | -   | ns   |
| t <sub>5</sub> | Side signal input hold time       | 0   | -   | ns   |
| t <sub>6</sub> | CLK to side signal output valid   | -   | 12  | ns   |



Figure 7.18 Back-to-Back Write, 32-Bit Address and Data

## Table 7.26 Burst Read, 32-Bit Address and Data

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | -   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |



Figure 7.19 Burst Read, 32-Bit Address and Data

## Table 7.27 Burst Write, 32-Bit Address and Data

| Symbol         | Parameter                         | Min | Мах | Unit |
|----------------|-----------------------------------|-----|-----|------|
| t <sub>1</sub> | Shared signal input setup time    | 7   | -   | ns   |
| t <sub>2</sub> | Shared signal input hold time     | 0   | _   | ns   |
| t <sub>3</sub> | CLK to shared signal output valid | 2   | 11  | ns   |



Figure 7.20 Burst Write, 32-Bit Address and Data

#### 7.4.3 External Memory Timing

Table 7.28 and Figure 7.21 through Figure 7.23 describe DRAM timing parameters.

| Symbol | Parameter                               | Min | Max     | Unit |
|--------|-----------------------------------------|-----|---------|------|
| Таа    | Access from column address              | 25  | _       | ns   |
| Tasc   | Common address setup                    | 0   | -       | ns   |
| Tasr   | Row address setup                       | 0   | -       | ns   |
| Tcac   | Access time from CAS/                   | -   | 15      | ns   |
| Tcah   | Column address hold                     | 8   | -       | ns   |
| Tcas   | CAS/ LOW                                | 10  | 10,000  | ns   |
| Тср    | CAS/ precharge                          | 8   | -       | ns   |
| Тсра   | Access time from CAS/ HIGH              | 30  | -       | ns   |
| Tcrp   | CAS/ to RAS/ precharge                  | 5   | -       | ns   |
| Tcsh   | RAS/ LOW to CAS/ HIGH                   | 40  | -       | ns   |
| Tdh    | DRAM data in hold                       | 8   | -       | ns   |
| Tds    | DRAM data in setup                      | 0   | -       | ns   |
| Трс    | EDO page cycle time                     | 25  | -       | ns   |
| Trac   | Access time for RAS/                    | -   | 50      | ns   |
| Trad   | RAS/ to column address                  | 9   | 25      | ns   |
| Trah   | Row address hold                        | 9   | -       | ns   |
| Tral   | Column address lead time to rising RAS/ | 25  | -       | ns   |
| Trasp  | RAS/ LOW, EDO fast page mode            | 50  | 100,000 | ns   |
| Trc    | Random access cycle time                | 90  | -       | ns   |
| Trcd   | RAS/ to CAS/ delay                      | 11  | 35      | ns   |
| Trp    | RAS/ precharge                          | 30  | -       | ns   |
| Trsh   | RAS/ hold time (CAS/ LOW to RAS/ HIGH)  | 13  | -       | ns   |

 Table 7.28
 DRAM Timing Parameters (Using 50 ns Extended Data Out Mode)

Figure 7.21 EDO DRAM Burst Read





Figure 7.22 FLASH ROM Normal Read Only Mode



Figure 7.23 FLASH ROM Program/Verify Mode

# 7.5 SCSI Timing Diagrams

Table 7.29 through Table 7.39 and Figure 7.24 through Figure 7.28describe SCSI timing data.

Table 7.29 Initiator Asynchronous Send

| Symbol         | Parameter                              | Min | Мах | Units |
|----------------|----------------------------------------|-----|-----|-------|
| t <sub>1</sub> | SACK/ asserted from SREQ/ asserted     | 5   | -   | ns    |
| t <sub>2</sub> | SACK/ deasserted from SREQ/ deasserted | 5   | _   | ns    |
| t <sub>3</sub> | Data setup to SACK/ asserted           | 55  | -   | ns    |
| t <sub>4</sub> | Data hold from SREQ/ deasserted        | 20  | -   | ns    |

Figure 7.24 Initiator Asynchronous Send



| Symbol         | Parameter                              | Min | Мах | Units |
|----------------|----------------------------------------|-----|-----|-------|
| t <sub>1</sub> | SACK/ asserted from SREQ/ asserted     | 5   | -   | ns    |
| t <sub>2</sub> | SACK/ deasserted from SREQ/ deasserted | 5   | -   | ns    |
| t <sub>3</sub> | Data setup to SREQ/ asserted           | 0   | -   | ns    |
| t <sub>4</sub> | Data hold from SACK/ asserted          | 0   | _   | ns    |

 Table 7.30
 Initiator Asynchronous Receive

#### Figure 7.25 Initiator Asynchronous Receive



#### Table 7.31 Target Asynchronous Send

| Symbol         | Parameter                            | Min | Мах | Units |
|----------------|--------------------------------------|-----|-----|-------|
| t <sub>1</sub> | SREQ/ deasserted from SACK/ asserted | 5   | -   | ns    |
| t <sub>2</sub> | SREQ/ asserted from SACK/ deasserted | 5   | -   | ns    |
| t <sub>3</sub> | Data setup to SREQ/ asserted         | 55  | -   | ns    |
| t <sub>4</sub> | Data hold from SACK/ asserted        | 20  | _   | ns    |

### Figure 7.26 Target Asynchronous Send



#### Table 7.32 Target Asynchronous Receive

| Symbol         | Parameter                            | Min | Мах | Units |
|----------------|--------------------------------------|-----|-----|-------|
| t <sub>1</sub> | SREQ/ deasserted from SACK/ asserted | 5   | -   | ns    |
| t <sub>2</sub> | SREQ/ asserted from SACK/ deasserted | 5   | -   | ns    |
| t <sub>3</sub> | Data setup to SACK/ asserted         | 0   | -   | ns    |
| t <sub>4</sub> | Data hold from SREQ/ deasserted      | 0   | _   | ns    |

#### Figure 7.27 Target Asynchronous Receive



| Table 7.33 | SCSI-1 | Transfers | (SE 5.0 | Mbytes) |
|------------|--------|-----------|---------|---------|
|------------|--------|-----------|---------|---------|

| Symbol         | Parameter                                      | Min | Max | Units |
|----------------|------------------------------------------------|-----|-----|-------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 90  | _   | ns    |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 90  | -   | ns    |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 90  | -   | ns    |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 90  | -   | ns    |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 55  | -   | ns    |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 100 | -   | ns    |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns    |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 45  | _   | ns    |

### Table 7.34 SCSI-1 Transfers (Differential 4.17 Mbytes)

| Symbol         | Parameter                                      | Min | Max | Units |
|----------------|------------------------------------------------|-----|-----|-------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 96  | -   | ns    |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 96  | -   | ns    |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 84  | -   | ns    |
| t <sub>2</sub> | Receive SREQ/ or SACK/deassertion pulse width  | 84  | -   | ns    |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 65  | -   | ns    |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 110 | -   | ns    |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns    |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 45  | _   | ns    |

# Table 7.35SCSI-2 Fast Transfers 10.0 Mbytes (8-Bit transfers) or<br/>20.0 Mbytes (16-Bit transfers) 40 MHz Clock

| Symbol         | Parameter                                      | Min | Мах | Units |
|----------------|------------------------------------------------|-----|-----|-------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 35  | _   | ns    |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 35  | -   | ns    |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 20  | -   | ns    |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 20  | -   | ns    |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 33  | -   | ns    |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 45  | -   | ns    |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns    |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 10  | _   | ns    |

# Table 7.36SCSI-2 Fast Transfers 10.0 Mbytes (8-Bit Transfers) or<br/>20.0 Mbytes (16-Bit Transfers) 50 MHz Clock1

| Symbol         | Parameter <sup>2</sup>                         | Min             | Мах | Unit |
|----------------|------------------------------------------------|-----------------|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 35              | _   | ns   |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 35              | _   | ns   |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 20              | -   | ns   |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 20              | -   | ns   |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 33              | -   | ns   |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 40 <sup>3</sup> | -   | ns   |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0               | -   | ns   |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 10              | -   | ns   |

1. Transfer period bits (bits [6:4] in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

2. Note: for fast SCSI, set the TolerANT Enable bit (bit 7 in STEST3).

3. Analysis of system configuration is recommended due to reduced driver skew margin in differential systems.

#### Table 7.37 Ultra SCSI SE Transfers 20.0 Mbytes (8-Bit Transfers) or 40.0 Mbytes (16-Bit Transfers) Quadrupled 40 MHz Clock<sup>1</sup>

| Symbol         | Parameter <sup>2</sup>                         | Min | Max | Unit |
|----------------|------------------------------------------------|-----|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 16  | _   | ns   |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 16  | _   | ns   |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 10  | -   | ns   |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 10  | _   | ns   |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 12  | _   | ns   |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 17  | -   | ns   |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0   | _   | ns   |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 6   | _   | ns   |

1. Transfer period bits (bits [6:4] in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

2. Note: for fast SCSI, set the TolerANT Enable bit (bit 7 in STEST3). During Ultra SCSI transfers, the value of the Extend REQ/ACK Filtering bit (STEST2, bit 1) has no effect.

# Table 7.38Ultra SCSI HVD Transfers 20.0 Mbytes (8-Bit Transfers) or 40.0 Mbytes<br/>(16-Bit Transfers) 80 MHz Clock<sup>1</sup>

| Symbol         | Parameter <sup>2</sup>                         | Min | Max | Unit |
|----------------|------------------------------------------------|-----|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 16  | -   | ns   |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 16  | -   | ns   |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 10  | -   | ns   |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 10  | -   | ns   |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 16  | -   | ns   |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 21  | -   | ns   |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns   |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 6   | _   | ns   |

1. Transfer period bits (bits [6:4] in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

2. During Ultra SCSI transfers, the value of the Extend REQ/ACK Filtering bit (STEST2, bit 1) has no effect.

# Table 7.39Ultra2 SCSI Transfers 40.0 Mbytes (8-Bit Transfers) or<br/>80.0 Mbytes (16-Bit Transfers) Quadrupled 40 MHz Clock1

| Symbol         | Parameter <sup>2</sup>                         | Min | Max | Unit |
|----------------|------------------------------------------------|-----|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 8   | _   | ns   |
| t <sub>2</sub> | Send SREQ/ or SACK/ deassertion pulse width    | 8   | -   | ns   |
| t <sub>1</sub> | Receive SREQ/ or SACK/ assertion pulse width   | 6.5 | -   | ns   |
| t <sub>2</sub> | Receive SREQ/ or SACK/ deassertion pulse width | 6.5 | -   | ns   |
| t <sub>3</sub> | Send data setup to SREQ/ or SACK/ asserted     | 9.5 | -   | ns   |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 9.5 | -   | ns   |
| t <sub>5</sub> | Receive data setup to SREQ/ or SACK/ asserted  | 3.5 | -   | ns   |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 3.5 | _   | ns   |

1. Transfer period bits (bits [7:5] in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

 During Ultra2 SCSI transfers, the value of the Extend REQ/ACK Filtering bit (STEST2, bit 1) has no effect.

#### Figure 7.28 Initiator and Target Synchronous Transfer



# 7.6 Pinouts and Packaging

Figure 7.29 is pinout information for the LSI53C1510 388 BGA chip package. Table 7.40 provides the 388 BGA pin list by location and Table 7.41 provides the same pin list alphabetically. Figure 7.30 illustrates the signal locations on the LSI53C1510 388 BGA. Figure 7.31 is the package drawing for the LSI53C1510.

| Figure 7.29 | Left Half of the | LSI53C1510 388 | BGA Chip | - Top View |
|-------------|------------------|----------------|----------|------------|
|-------------|------------------|----------------|----------|------------|

|    | 1                     | 2                     | 3               | 4                     | 5                | 6                     | 7                | 8              | 9                     | 10            | 11              | 12              | 13              |     |
|----|-----------------------|-----------------------|-----------------|-----------------------|------------------|-----------------------|------------------|----------------|-----------------------|---------------|-----------------|-----------------|-----------------|-----|
| A  | V <sub>SS</sub>       | V <sub>SS</sub>       | DRAM_<br>ADD1   | DRAM_OE/              | DRAM_<br>CASFB_A | V <sub>DD</sub> CORE3 | DRAM_<br>CAS5/   | DRAM_<br>CAS3/ | DRAM_<br>RAS1/        | DRAM_<br>PAR2 | DRAM_<br>DATA0  | DRAM_<br>DATA17 | DRAM_<br>DATA3  | ] A |
| В  | DRAM_<br>ADD5         | V <sub>SS</sub>       | DRAM_<br>ADD3   | DRAM_WE/              | DRAM_<br>RAS2/   | DRAM_<br>CAS0/        | DRAM_<br>CAS2/   | DRAM_<br>RAS0/ | V <sub>SS</sub> CORE3 | DRAM_<br>PAR1 | DRAM_<br>DATA1  | DRAM_<br>DATA18 | DRAM_<br>DATA6  | в   |
| С  | DRAM_<br>ADD8         | DRAM_<br>ADD7         | V <sub>SS</sub> | DRAM_<br>ADD4         | DRAM_<br>ADD2    | DRAM_<br>RAS3/        | DRAM_<br>CASFB_B | DRAM_<br>CAS1/ | DRAM_<br>CAS7/        | DRAM_<br>PAR0 | DRAM<br>DATA16  | DRAM_<br>DATA2  | DRAM_<br>DATA4  | c   |
| D  | DRAM_<br>ADD11        | DRAM_<br>ADD10        | DRAM_<br>ADD6   | V <sub>SS</sub>       | DRAM_<br>ADD0    | V <sub>DD</sub>       | DRAM_<br>CAS4/   | DRAM_<br>CAS6/ | V <sub>SS</sub>       | DRAM_<br>PAR3 | V <sub>DD</sub> | DRAM_<br>DATA19 | DRAM_<br>DATA20 | Þ   |
| Е  | MEM_<br>ADD0          | TEST_<br>DRAMCLK      | DRAM_<br>ADD12  | DRAM_<br>ADD9         |                  | Ι                     |                  | I              | 1                     | I             |                 | 1               |                 | Ē   |
| F  | MEM_<br>ADD3          | MEM_<br>ADD2          | MEM_<br>ADD4    | V <sub>DD</sub>       |                  |                       |                  |                |                       |               |                 |                 |                 | F   |
| G  | MEM_<br>ADD6          | MEM_<br>ADD5          | MEM_<br>ADD7    | MEM_<br>ADD1          |                  |                       |                  |                |                       |               |                 |                 |                 | G   |
| н  | MEM_<br>ADD9          | MEM_<br>ADD8          | MEM_<br>ADD10   | V <sub>DD</sub> CORE4 |                  |                       |                  |                |                       |               |                 |                 |                 | н   |
| J  | MEM_<br>ADD11         | MEM_<br>ADD12         | MO3/<br>TESTOUT | V <sub>SS</sub>       |                  |                       |                  |                |                       |               |                 |                 |                 | J   |
| к  | MEM_CE0/              | MEM_CE1/              | MEM_CE2/        | MCE2_RD/              |                  |                       |                  |                |                       |               |                 |                 |                 | K   |
| L  | V <sub>SS</sub> CORE4 | MCE2_WR/              | MEM_<br>DATA0   | V <sub>DD</sub>       |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | ] L |
| М  | MEM_WE/               | MEM_<br>DATA1         | MEM_<br>DATA4   | MEM_<br>DATA6         |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | м   |
| Ν  | MEM_<br>DATA2         | MEM_<br>DATA3         | MEM_<br>DATA7   | V <sub>SS</sub>       |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | N   |
| Ρ  | SCAN_<br>TRI_E/       | MEM_<br>DATA5         | SCAN_<br>RAM_E/ | TESTIN                |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | P   |
| R  | SCANMODE              | SCAN_<br>RST_E/       | SCAN_E/         | SCAN_TEST<br>_CLK_E/  |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | R   |
| т  | PME                   | NC                    | POWER_<br>FAIL  | V <sub>DD</sub>       |                  |                       |                  |                |                       |               | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | Т   |
| U  | B_GPIO1               | B_GPIO0               | B_GPIO2         | V <sub>SS</sub> CORE5 |                  |                       |                  |                |                       |               |                 |                 |                 | U   |
| V  | B_GPIO3               | V <sub>DD</sub> CORE5 | B_SD11+/        | V <sub>SS</sub>       |                  |                       |                  |                |                       |               |                 |                 |                 | V   |
| w  | B_SD11-/              | B_GPIO4               | B_SD9-/         | B_SD10+/              |                  |                       |                  |                |                       |               |                 |                 |                 | W   |
| Y  | B_SD9+/               | B_SD10-/              | B_SI_O-/        | B_SD8+/               |                  |                       |                  |                |                       |               |                 |                 |                 | Y   |
| AA | B_SD8-/               | B_SI_O+/              | B_SC_D+/        | V <sub>DD</sub>       |                  |                       |                  |                |                       |               |                 |                 |                 | AA  |
| AB | B_SREQ+/              | B_SREQ-/              | B_SMSG-/        | B_SSEL-/              |                  |                       |                  |                |                       |               |                 |                 |                 | AB  |
| AC | B_SC_D-/              | B_SSEL+/              | B_SRST-/        | V <sub>SS</sub>       | B_SATN+/         | V <sub>DD</sub>       | B_SD7+/          | B_SD3-/        | V <sub>SS</sub>       | B_SD15+/      | V <sub>DD</sub> | B_DIFFSENS      | V <sub>SS</sub> | AC  |
| AD | B_SMSG+/              | B_SRST+/              | V <sub>SS</sub> | B_SACK-/              | B_RBIAS-         | B_SD6-/               | B_SD4+/          | B_SD2+/        | B_SD1-/               | B_SDP1+/      | B_SD14-/        | B_SD12-/        | SCLK            | AC  |
| AE | V <sub>SS</sub>       | V <sub>SS</sub>       | B_SBSY+/        | B_SATN-/              | B_SDP0+/         | B_SD7-/               | B_SD5+/          | B_SD4-/        | B_SD1+/               | B_SD0-/       | B_SD15-/        | B_SD13+/        | B_SD12+/        | AE  |
| AF | V <sub>SS</sub>       | B_SACK+/              | B_SBSY-/        | B_RBIAS+              | B_SDP0-/         | B_SD6+/               | B_SD5-/          | B_SD3+/        | B_SD2-/               | B_SD0+/       | B_SDP1-/        | B_SD14+/        | B_SD13-/        | AF  |
|    | 1                     | 2                     | 3               | 4                     | 5                | 6                     | 7                | 8              | 9                     | 10            | 11              | 12              | 13              | 1   |

|    | 14                | 15                | 16              | 17              | 18              | 19              | 20                    | 21              | 22                    | 23                    | 24              | 25                    | 26                    |    |
|----|-------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------------|-----------------|-----------------------|-----------------------|-----------------|-----------------------|-----------------------|----|
| A  | DRAM_<br>DATA23   | DRAM_<br>DATA9    | DRAM_<br>DATA26 | DRAM_<br>DATA12 | DRAM_<br>DATA29 | DRAM_<br>DATA15 | PCI_AD0               | PCI_AD3         | PCI_AD6               | C_BE0                 | PCI_AD10        | PCI_AD13              | V <sub>SS</sub>       | A  |
| в  | DRAM_<br>DATA7    | DRAM_<br>DATA8    | DRAM_<br>DATA25 | DRAM_<br>DATA27 | DRAM_<br>DATA13 | DRAM_<br>DATA31 | PCI_AD1               | PCI_AD4         | PCI_AD7               | PCI_AD8               | PCI_AD11        | V <sub>SS</sub>       | V <sub>SS</sub>       | в  |
| с  | DRAM_<br>DATA5    | DRAM_<br>DATA22   | DRAM_<br>DATA24 | DRAM_<br>DATA11 | DRAM_<br>DATA28 | DRAM_<br>DATA14 | V <sub>DD</sub> CORE2 | PCI_AD2         | V <sub>SS</sub> CORE2 | PCI_AD12              | V <sub>SS</sub> | PCI_AD15              | PAR                   | С  |
| D  | V <sub>SS</sub>   | DRAM_<br>DATA21   | V <sub>DD</sub> | DRAM_<br>DATA10 | V <sub>SS</sub> | DRAM_<br>DATA30 | PCI_AD5               | V <sub>DD</sub> | PCI_AD9               | V <sub>SS</sub>       | PCI_AD14        | PEER/                 | STOP/                 | D  |
| E  |                   |                   |                 |                 |                 |                 |                       |                 |                       | SERR/                 | C_BE1           | TRDY/                 | IRDY/                 | E  |
| F  |                   |                   |                 |                 |                 |                 |                       |                 |                       | V <sub>DD</sub>       | DEVSEL/         | CLK                   | V <sub>SS</sub> CORE1 | F  |
| G  |                   |                   |                 |                 |                 |                 |                       |                 |                       | C_BE2                 | FRAME/          | PCI_AD18              | PCI_AD17              | G  |
| н  |                   |                   |                 |                 |                 |                 |                       |                 |                       | PCI_AD19              | PCI_AD16        | PCI_AD22              | PCI_AD20              | н  |
| J  |                   |                   |                 |                 |                 |                 |                       |                 |                       | V <sub>SS</sub>       | PCI_AD21        | PCI_AD23              | V <sub>DD</sub> CORE1 | J  |
| к  |                   |                   |                 |                 |                 |                 |                       |                 |                       | PCI_AD25              | IDSEL           | PCI_AD24              | C_BE3                 | к  |
| L  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> | ]               |                 |                 |                       |                 |                       | V <sub>DD</sub>       | PCI_AD27        | PCI_AD28              | PCI_AD26              | L  |
| м  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> |                 |                 |                 |                       |                 |                       | GNT/                  | PCI_AD30        | PCI_AD31              | PCI_AD29              | м  |
| N  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> |                 |                 |                 |                       |                 |                       | INTB                  | RST/            | XINT                  | REQ/                  | N  |
| Ρ  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> |                 |                 |                 |                       |                 |                       | V <sub>SS</sub>       | INTA            | RXT                   | TDO                   | Р  |
| R  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> |                 |                 |                 |                       |                 |                       | V <sub>SS</sub> CORE0 | ТХТ             | TRST                  | TDI                   | R  |
| т  | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> |                 |                 |                 |                       |                 |                       | V <sub>DD</sub>       | TMS             | тск                   | ARM_<br>TRST          | т  |
| U  |                   |                   |                 | 1               |                 |                 |                       |                 |                       | ARM_TMS               | ARM_TDO         | V <sub>DD</sub> CORE0 | A_GPIO0               | U  |
| V  |                   |                   |                 |                 |                 |                 |                       |                 |                       | V <sub>SS</sub>       | A_GPIO1         | A_GPIO2               | A_GPIO3               | v  |
| W  |                   |                   |                 |                 |                 |                 |                       |                 |                       | A_SD12+/              | A_GPIO4         | A_SD13+/              | A_SD12-/              | w  |
| Y  |                   |                   |                 |                 |                 |                 |                       |                 |                       | A_SDP1-/              | A_SD13-/        | A_SD14-/              | A_SD14+/              | Y  |
| AA |                   |                   |                 |                 |                 |                 |                       |                 |                       | V <sub>DD</sub>       | A_SD15+/        | A_SDP1+/              | A_SD15-/              | АА |
| AB |                   |                   |                 |                 |                 |                 |                       |                 |                       | A_SD2-/               | A_SD1+/         | A_SD0-/               | A_SD0+/               | АВ |
| AC | TEST_HSC          | V <sub>DD</sub> A | V <sub>DD</sub> | A_SD8+/         | V <sub>SS</sub> | A_SMSG-/        | A_SACK-/              | V <sub>DD</sub> | A_SD7+/               | V <sub>SS</sub>       | A_SD4+/         | A_SD2+/               | A_SD1-/               | AC |
| AD | A_DIFFSENS        | A_SD10-/          | A_SD9+/         | A_SREQ-/        | A_SSEL-/        | A_SRST+/        | A_SBSY+/              | A_SDP0-/        | A_SD6+/               | A_SD5+/               | V <sub>SS</sub> | A_SD3-/               | A_SD3+/               | AD |
| AE | V <sub>SS</sub> A | A_SD11+/          | A_SD9-/         | A_SI_O-/        | A_SREQ+/        | A_SC_D+/        | A_SMSG+/              | A_SBSY-/        | A_SATN+/              | A_SD7-/               | A_SD5-/         | V <sub>SS</sub>       | A_SD4-/               | AE |
| AF | A_SD11-/          | A_SD10+/          | A_SD8-/         | A_SI_O+/        | A_SC_D-/        | A_SSEL+/        | A_SRST-/              | A_SACK+/        | A_SATN-/              | A_SDP0+/              | A_SD6-/         | V <sub>SS</sub>       | V <sub>SS</sub>       | AF |
| I  | 14                | 15                | 16              | 17              | 18              | 19              | 20                    | 21              | 22                    | 23                    | 24              | 25                    | 26                    | 1  |

## Figure 7.29 Right Half of the LSI53C1510 388 BGA Chip - Top View (Cont.)

# Table 7.40 Signal Names and BGA Position

| DRAM_RAS1/         A9         VSS         D9         PCL_AD28         L25         VDDCORE0         U25         B_SD14-/         //           DRAM_PAR2         A10         DRAM_PAR3         D10         PCL_AD26         L26         A_GPIO0         U26         B_SD12-/         /           DRAM_DATA0         A11         VDD         D11         MEM_WE/         M1         B_GPIO3         V1         SCLK         /           DRAM_DATA17         A12         DRAM_DATA20         D13         MEM_DATA4         M2         VDDCORE5         V2         A_DIFFSENS         /         A_DIFFSENS         /         A_DIF         DRAM_DATA23         A14         VSS         V1         SCLK         /         A_DIF         DRAM_DATA23         A14         VSS         V1         SCLK         /         A_DIF         DRAM_DATA23         A14         VSS         V1         XS         SD10-/         /         DRAM_DATA23         A14         VSS         V1         XS         SD10-/         /         A_SBEQ-/         /         DRAM_DATA23         A15         DRAM_DATA10         D17         VSS         M11         VSS         A_SEQ-/         /         DRAM_DATA29         A_SBC//         /         DRAM_DATA29 <td< th=""><th></th><th></th><th>A Signal<br/>s Name</th><th>BGA<br/>Pos</th><th>Signal<br/>Name</th><th>BGA<br/>Pos</th><th>Signal<br/>Name</th><th>BGA<br/>Pos</th><th>Signal<br/>Name</th><th>BGA<br/>Pos</th></td<> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                | A Signal<br>s Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BGA<br>Pos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Signal<br>Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | BGA<br>Pos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Signal<br>Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BGA<br>Pos                                                                    | Signal<br>Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BGA<br>Pos |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| DRAM_RASU/         BB         INDV/         E20         VSS         NIB         A_SD14+/         YZo         B_SD0-/         A           VSSCORE3         B0         MEM_ADDR3         F1         INTB         N23         B_SD8-/         AA2         B_SD15-/         J           DRAM_DATA1         B11         MEM_ADDR2         F2         RST/         N24         B_SLQ-/         AA2         B_SD12+/           DRAM_DATA1         B11         MEM_ADDR4         F3         XINT         N25         B_SC_D+/         AA2         B_SD12+/           DRAM_DATA6         B13         VDD         F23         SCAN_TRI_EN         P1         VDD         AA23         A_SD1+/         AA24         A_SD1+/         AA24         A_SD1+/         DRAM_DATA6         B15         CLK         F24         MEM_DATA5         SD1+/         AA24         A_SD1+/         AA24         A_SD1+/         AA24         A_SD1+/         DRAM_DATA7         B16         VSSCORE1         F26         TESTIM         P4         A_SD1+/         AA26         A_SR0+/         DRAM_DATA7         B18         MEM_ADDR5         G2         VSS         P14         B_SD4SC-/         AB4         A_SST+/         DRAM_ADA7         ASD1+/         AB26                                                                                                                                                                                                                 | NameFVSSVSSDRAM_ADDR1DRAM_OE/DRAM_CASFB_AVDDCORE3DRAM_CASS/DRAM_CASS/DRAM_CASS/DRAM_CASS/DRAM_DATA2DRAM_DATA2DRAM_DATA3DRAM_DATA3DRAM_DATA4DRAM_DATA23DRAM_DATA29DRAM_DATA29DRAM_DATA29DRAM_DATA15PCL_AD0PCL_AD10PCL_AD10PCL_AD10PCL_AD10PCL_AD13VSSDRAM_DATA22DRAM_DATA25DRAM_DATA3DRAM_DATA426DRAM_DATA29DRAM_DATA29DRAM_DATA15PCL_AD10PCL_AD10PCL_AD10PCL_AD13VSSDRAM_ADDR5VSSDRAM_ADDR5VSSDRAM_ADDR3DRAM_DATA10DRAM_DATA11DRAM_DATA6DRAM_DATA6DRAM_DATA7DRAM_DATA6DRAM_DATA8DRAM_DATA6DRAM_DATA6DRAM_DATA7DRAM_DATA8DRAM_DATA6DRAM_DATA7DRAM_DATA7DRAM_DATA8DRAM_DATA8DRAM_ADDR2DRAM_ADDR2DRAM_ADDR2DRAM_ADDR2DRAM_ADDR2DRAM_DATA16DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_DATA2DRAM_D | A1 A2 A3 A4 A55 A64 A77 A14 A12 A23 A44 A55 A64 A77 A14 A12 A23 A44 A55 A64 A77 A14 A12 A24 A24 A24 A24 A24 A24 A24 A24 A24 A2 | S         Name           1         DRAM_ADDR11           12         DRAM_ADDR10           3         DRAM_ADDR6           44         VSS           55         DRAM_ADDR0           64         VDD           55         DRAM_CAS4/           56         DRAM_CAS4/           57         DRAM_CAS4/           58         DRAM_CAS6/           59         VSS           10         DRAM_DATA20           12         DRAM_DATA20           13         DRAM_DATA20           14         VSS           15         DRAM_DATA20           16         VDD           17         DRAM_DATA20           18         VSS           19         DRAM_DATA30           20         PCI_AD9           23         VSS           24         PCI_AD14           25         SERF/           26         SER1           37         TRDY           38         IRDY/           39         MEM_ADDR3           30         MEM_ADDR4           12         VDD           13         VDD | Pos<br>D1 D23 D44 D56 D78 D90 D111 D123 D144 D56 D78 D90 D111 D123 D145 D66 D78 D90 D111 D123 D145 D167 D189 D202 D223 D225 D261 | Name           VSS           VDD           PCLAD28           PCLAD28           PCLAD26           MEM_DATA1           MEM_DATA4           MEM_DATA4           MEM_DATA4           MEM_DATA2           VSS           VSS | Pos<br>L1121345601224<br>L112344560123445601234456012344123601225612344112344560122561234411234456012224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM1123445601224<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM112344560124<br>MM11234456014<br>MM11234456014<br>MM11234456014<br>MM11234 | Name<br>TCK<br>ARM_TRST/<br>B_GPI01<br>B_GPI02<br>VSSCORE5<br>ARM_TMS<br>ARM_TD0<br>VDDCORE0<br>A_GPI03<br>VDDCORE5<br>B_SD11+/<br>VSS<br>A_GPI01<br>A_GPI03<br>B_SD11+/<br>VSS<br>A_GPI01<br>A_GPI02<br>A_GPI02<br>A_GPI03<br>B_SD11-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD10-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD1-/<br>B_SD2-/<br>A_SD15-/<br>B_SREQ-/<br>B_SSEL-/<br>A_SD1+/<br>A_SD1-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>A_SD0-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SSEL-/<br>B_SS | Pos<br>T25<br>T26<br>U2<br>U2<br>U2<br>U2<br>U2<br>U2<br>U2<br>U2<br>U2<br>U2 | Name VSS B_SACK-/ B_SDE-/ B_SDE-/ B_SD1-/ B_SD1-/ B_SD12-/ SCLK A_DIFFSENS A_SD9+/ A_SB10-/ A_SREQ-/ A_SREQ-/ A_SREQ-/ A_SREQ-/ A_SREQ-/ A_SREQ-/ A_SREX-/ A_SD5+/ VSS A_SD3-/ A_SD5+/ B_SD5+/ B_SD5-/ VSS A_SD5-/ VSS A_SD4-/ VSS B_SACK+/ B_SD5-/ VSS B_SACK+/ B_SD5+/ B_SD5+/ B_SD5+/ B_SD5+/ B_SD5+/ B_SD5+/ B_SD5-/ VSS B_SACK+/ B_SD5-/ VSS B_SACK+/ B_SD5+/ B_S |            |

# Table 7.41 Signal Names By BGA Position

| Signal<br>Name                     |                                                                                   | Signal<br>Name                                                                                                                                                |                      | Signal<br>Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BGA<br>Pos     |                                                                           |                      | Signal<br>Name                                       | BGA<br>Pos   |
|------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------|----------------------|------------------------------------------------------|--------------|
| A_SACK-/<br>A_SACK+/               | AC20<br>AF21                                                                      | B SMSG-/                                                                                                                                                      | AA2<br>AB3           | DRAM_DATA2<br>DRAM_DATA3                                                                                                                                                                                                                                                                                                                                                                                                                                                           | C12<br>A13     | PCI_AD2<br>PCI_AD3                                                        | C21<br>A21           | VSS<br>VSS                                           | A1<br>A2     |
| A SATN-/                           | AF21<br>AF22                                                                      | B_SMSG+/                                                                                                                                                      | AD1<br>AD5           | DRAM_DATA4                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C13<br>C14     | PCI_AD4<br>PCI_AD5                                                        | B21<br>D20           | VSS                                                  | A26          |
| A_SATN+/<br>A_SBSY-/<br>A_SBSY+/   | AE22<br>AE21                                                                      | B_RBIAS+                                                                                                                                                      | AF4                  | DRAM_DATA6                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | B13            | PCI AD6                                                                   | A22<br>B22           | VSS                                                  | B2<br>B25    |
| $A SC D_{-}$                       | AE21<br>AD20<br>AF18<br>AE19                                                      | B_SREQ-/<br>B_SREQ+/                                                                                                                                          | AB2<br>AB1           | DRAM_DATA7<br>DRAM_DATA8                                                                                                                                                                                                                                                                                                                                                                                                                                                           | B14<br>B15     | PCI_AD7<br>PCI_AD8<br>PCI_AD9                                             | B23                  | VSS<br>VSS                                           | B26<br>C3    |
| A_SC_D+/<br>A_DIFFSENS<br>A_GPIO0  | AE19                                                                              | B_RBIAS+<br>B_RBEQ-/<br>B_SREQ-/<br>B_SREQ+/<br>B_SRST-/<br>B_SRST-/<br>B_SRST-/                                                                              | AC3<br>AD2           | DRAM_DATA4<br>DRAM_DATA4<br>DRAM_DATA5<br>DRAM_DATA6<br>DRAM_DATA7<br>DRAM_DATA8<br>DRAM_DATA9<br>DRAM_DATA10<br>DRAM_DATA10                                                                                                                                                                                                                                                                                                                                                       | A15<br>D17     | PCI_AD9<br>PCI_AD10                                                       | D22<br>A24           | VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS        | C24<br>D4    |
| A_GPIO0                            | AD14<br>U26                                                                       | B_SDU-/                                                                                                                                                       | AE10<br>AD9          | DRAM_DATA11                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C17<br>A17     | PCI_AD11<br>PCI_AD12                                                      | B24<br>C23           | VSS                                                  | D9           |
| A_GPIO1<br>A_GPIO2                 | V24<br>V25                                                                        | B_SD1-/<br>B_SD2-/                                                                                                                                            | AD9<br>AF9<br>AC8    | DRAM_DATA12<br>DRAM_DATA13                                                                                                                                                                                                                                                                                                                                                                                                                                                         | B18            | PCI_AD12<br>PCI_AD13<br>PCI_AD14                                          | A25<br>D24           | VSS<br>VSS                                           | D14<br>D18   |
| A_GPIO3<br>A_GPIO4                 | V26<br>W24                                                                        | B_SD2-/<br>B_SD3-/<br>B_SD4-/                                                                                                                                 | AC8<br>AE8           | DRAM_DAIA14<br>DRAM_DATA15                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C19<br>A19     | PCI_AD14<br>PCI_AD15<br>PCI_AD16                                          | C25                  | VSS<br>VSS                                           | D23<br>J4    |
| A_SI_O_/<br>A_SI_O+/               | V25<br>V26<br>W24<br>AE17<br>AF17<br>AC19<br>AE20<br>AD17<br>AE18<br>AF20<br>AD19 | B_SD5-/<br>B_SD6-/<br>B_SD7-/<br>B_SD8-/                                                                                                                      | AF7<br>AD6           | DRAM_DATA16<br>DRAM_DATA17                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C11<br>A12     | PCI_AD16<br>PCI_AD17                                                      | H24                  | VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS               | J23<br>L11   |
| A_SMSG-/                           | AC19                                                                              | B_SD7-/                                                                                                                                                       | AE6<br>AA1           | DRAM_DATA18                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B12<br>D12     | PCI_AD17<br>PCI_AD18<br>PCI_AD19                                          | G26<br>G25<br>H23    | VSS                                                  | L12          |
| A_SMSG+/<br>A_SREQ-/               | AE20<br>AD17                                                                      | B 2D9-/                                                                                                                                                       | W3                   | DRAM_DATA20                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D13            | PCLAD20                                                                   | H26                  | VSS                                                  | L13<br>L14   |
| A_SREQ+/<br>A_SRST-/               | AE18<br>AF20                                                                      | B_SD10-/<br>B_SD11-/                                                                                                                                          | Y2<br>W1             | DRAM_DATA21<br>DRAM_DATA22                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D15<br>C15     | PCI_AD21<br>PCI_AD22<br>PCI_AD22<br>PCI_AD23                              | J24<br>H25<br>J25    | VSS                                                  | L15<br>L16   |
| A_SRST+/<br>A_SD0-/                | AD19<br>AB25                                                                      | B_SD11-/<br>B_SD12-/<br>B_SD13-/                                                                                                                              | AD12<br>AF13         | DRAM_DATA23<br>DRAM_DATA24                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A14<br>C16     | PCI_AD23<br>PCI_AD24                                                      | J25<br>K25           | VSS<br>VSS                                           | M11<br>M12   |
| A_SD1-/                            | AC26                                                                              | B_SD14-/                                                                                                                                                      | ΔD11                 | DRAM_DATA25                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B16            | PCI_AD24<br>PCI_AD25<br>PCI_AD26                                          | K25<br>K23           | 1/96                                                 | M13          |
| A_SD2-/<br>A_SD3-/                 | AB23<br>AD25                                                                      | B_SD14-/<br>B_SD15-/<br>B_SD0+/<br>B_SD1+/                                                                                                                    | AE11<br>AF10<br>AE9  | DRAM_DATA20                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A16<br>B17     | PCI_AD26<br>PCI_AD27                                                      | L26<br>L24           | VSS                                                  | M14<br>M15   |
| A_SD4-/<br>A_SD5-/                 | AE26<br>AE24                                                                      | B_SD2+/                                                                                                                                                       | AD8                  | DRAM_DAIA28<br>DRAM_DATA29                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C18<br>A18     | PCI_AD28<br>PCI_AD29                                                      | L25<br>M26           | VSS<br>VSS<br>VSS<br>VSS<br>VSS                      | M16<br>N4    |
| A_SD6-/<br>A_SD7-/                 | AE26<br>AE24<br>AF24<br>AE23                                                      | B_SD3+/<br>B_SD4+/                                                                                                                                            | AF8<br>AD7           | DRAM_DATA30<br>DRAM_DATA31                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D19<br>B19     | PCI_AD30<br>PCI_AD31<br>PERR/                                             | M24<br>M25           | VSS<br>VSS<br>VSS                                    | N11<br>N12   |
| A_SD8-/<br>A_SD9-/                 | AF16<br>AE16                                                                      | B_SD4+/<br>B_SD5+/<br>B_SD6+/                                                                                                                                 | AE7<br>AF6           | DRAM_DATA11<br>DRAM_DATA11<br>DRAM_DATA11<br>DRAM_DATA13<br>DRAM_DATA13<br>DRAM_DATA15<br>DRAM_DATA15<br>DRAM_DATA16<br>DRAM_DATA16<br>DRAM_DATA18<br>DRAM_DATA20<br>DRAM_DATA20<br>DRAM_DATA22<br>DRAM_DATA23<br>DRAM_DATA23<br>DRAM_DATA23<br>DRAM_DATA25<br>DRAM_DATA25<br>DRAM_DATA25<br>DRAM_DATA25<br>DRAM_DATA25<br>DRAM_DATA25<br>DRAM_DATA26<br>DRAM_DATA29<br>DRAM_DATA29<br>DRAM_DATA30<br>DRAM_DATA31<br>DRAM_DATA31<br>DRAM_OE/<br>DRAM_OE/<br>DRAM_PAR0<br>DRAM_PAR1 | A4<br>C10      | PERR/<br>PME                                                              | M25<br>D25<br>T1     | VSS                                                  | N13          |
| A_SD10-/                           | AD15                                                                              | B_SD7+/                                                                                                                                                       | AC7                  | DRAM_PAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | B10            | POWER FAIL/                                                               | Т3                   | VSS<br>VSS                                           | N14<br>N15   |
| A_SD11-/<br>A_SD12-/               | AF14<br>W26                                                                       | B_SD7+/<br>B_SD8+/<br>B_SD9+/<br>B_SD10+/                                                                                                                     | Y4<br>Y1             | DRAM_PAR2<br>DRAM_PAR3                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A10<br>D10     | REQ/<br>RST/                                                              | N26<br>N24           | VSS<br>VSS<br>VSS                                    | N16<br>P11   |
| A_SD13-/<br>A_SD14-/               | Y24<br>Y25                                                                        | B_SD10+/<br>B_SD11+/                                                                                                                                          | W4<br>V3             | DRAM_RAS0/<br>DRAM_RAS1/                                                                                                                                                                                                                                                                                                                                                                                                                                                           | B8<br>A9       | RXT<br>SCAN EN                                                            | P25<br>R3            | VSS<br>VSS                                           | P12<br>P13   |
| A_SD15-/                           | AA26                                                                              | B_SD12+/                                                                                                                                                      | AF13                 | DRAM RAS2/                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | B5<br>C6       | SCAN_EN<br>SCAN_RAM_EN                                                    | D2                   | VSS                                                  | P14          |
| A_SD0+/<br>A_SD1+/<br>A_SD2+/      | AB26<br>AB24<br>AC25                                                              | B_SD13+/<br>B_SD14+/                                                                                                                                          | AE12<br>AF12<br>AC10 | DRAM_RAS3/<br>DRAM_WE/<br>FRAME/                                                                                                                                                                                                                                                                                                                                                                                                                                                   | B4             | SCAN_RAM_LAM<br>SCAN_RST_EN<br>SCAN_TST_CLK_EN<br>SCAN_TRI_EN<br>SCANMODE | N R4                 | VSS<br>VSS<br>VSS                                    | P15<br>P16   |
| A_SD2+/<br>A_SD3+/                 | AC25<br>AD26                                                                      | B_SD15+/<br>B_SDP0-/                                                                                                                                          | AF5                  | GNT/                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | G24<br>M23     | SCAN_TRI_EN                                                               | P1<br>R1             | VSS                                                  | P23<br>R11   |
| A_SD4+/<br>A_SD5+/                 | AD26<br>AC24                                                                      | B_SDP1-/<br>B_SDP0+/<br>B_SDP1+/<br>B_SSEL-/                                                                                                                  | AF11<br>AE5          | IDSEL<br>INTA                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | K24<br>P24     | SCLK<br>SERR/                                                             | AD13<br>E23          | VSS<br>VSS<br>VSS<br>VSS                             | R12<br>R13   |
| A_SD6+/                            | AD23<br>AD22<br>AC22<br>AC17                                                      | B_SDP1+/                                                                                                                                                      | AD10                 | INTB                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N23            | STOP/                                                                     | D26                  | VSS                                                  | R14          |
| A_SD7+/<br>A_SD8+/                 | AC22<br>AC17                                                                      | B SSEL+/                                                                                                                                                      | AB4<br>AC2           | IRDY/<br>MCE2_RD/                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | E26<br>K4      | TCK<br>TDI                                                                | T25<br>R26           | VSS<br>VSS                                           | R15<br>R16   |
| A_SD9+/<br>A_SD10+/                | AD16                                                                              | C_BE0<br>C_BE1<br>C_BE2                                                                                                                                       | A23<br>E24           | MCE2_RD/<br>MCE2_WR/<br>MEM_ADDR0                                                                                                                                                                                                                                                                                                                                                                                                                                                  | L2<br>E1       | TDO<br>TEST_DRAMCLK<br>TEST_HSC                                           | P26<br>E2            | VSS<br>VSS                                           | T11<br>T12   |
| A_SD10+/<br>A_SD11+/<br>A_SD12+/   | AF15<br>AE15<br>W23                                                               | C_BE2<br>C_BE3                                                                                                                                                | G23<br>K26           | MEM_ADDR1<br>MEM_ADDR2                                                                                                                                                                                                                                                                                                                                                                                                                                                             | G4<br>F2       | TEST_HSC<br>TESTIN                                                        | AC14<br>P4           | VSS<br>VSS<br>VSS                                    | T13<br>T14   |
| A SD13+/                           | W25                                                                               | CLK                                                                                                                                                           | F25<br>F24           | MEM_ADDR3<br>MEM_ADDR4                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F1             | TMS                                                                       | T24<br>E25           | VSS                                                  | T15          |
| A_SD14+/<br>A_SD15+/               | Y26<br>AA24                                                                       | DEVSEL/<br>DRAM_ADDR0                                                                                                                                         | D5                   | MEM_ADDR5                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | F1<br>F3<br>G2 | TRDY/<br>TRST/                                                            | R25                  | VSS<br>VSS<br>VSS<br>VSS                             | T16<br>V4    |
| A_SDP0-/<br>A_SDP1-/               | AD21<br>Y23                                                                       |                                                                                                                                                               | A3<br>C5             | MEM_ADDR6<br>MEM_ADDR7                                                                                                                                                                                                                                                                                                                                                                                                                                                             | G1<br>G3       | TXT<br>VDD                                                                | R24<br>D6            | VSS                                                  | V23<br>AC4   |
| A_SDP0+/<br>A_SDP1+/               | AF23<br>AA25                                                                      | DRAM_ADDR2<br>DRAM_ADDR3<br>DRAM_ADDR4                                                                                                                        | B3<br>C4             | MEM_ADDR8                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H2<br>H1       | VDD<br>VDD                                                                | D11<br>D16           | VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS<br>VSS | AC9<br>AC13  |
| A_SSEL-/                           | AD18                                                                              | DRAM_ADDR5<br>DRAM_ADDR6<br>DRAM_ADDR7<br>DRAM_ADDR7<br>DRAM_ADDR8                                                                                            | R1                   | MEM_ADDR9<br>MEM_ADDR10<br>MEM_ADDR11<br>MEM_ADDR12<br>MEM_CE0/<br>MEM_CE1/<br>MEM_CE2/                                                                                                                                                                                                                                                                                                                                                                                            | H3             | VDD<br>VDD                                                                | D21<br>F4            | VSS                                                  | AC18         |
| A_SSEL+/<br>ARM_TDO                | AF19<br>U24                                                                       | DRAM_ADDR6                                                                                                                                                    | D3<br>C2<br>C1       | MEM_ADDR11                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | J1<br>J2       | VDD<br>VDD<br>VDD                                                         | F23                  | VSS                                                  | AC23<br>AD3  |
| ARM_TMS<br>ARM_TRST/<br>B_SACK-/   | U23<br>T26                                                                        | DRAM_ADDR8                                                                                                                                                    | C1<br>E4             | MEM_CE0/<br>MEM_CE1/                                                                                                                                                                                                                                                                                                                                                                                                                                                               | K1<br>K2       | VDD<br>VDD                                                                | L4<br>L23            | VSS<br>VSS                                           | AD24<br>AE1  |
| B_SACK-/<br>B_SACK+/               | AD4<br>AF2                                                                        | DRAM_ADDR9<br>DRAM_ADDR10<br>DRAM_ADDR11                                                                                                                      | D2<br>D1             | MEM_CE2/<br>MEM_DATA0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | K3<br>L3       | VDD<br>VDD                                                                | T4<br>T23            | VSS                                                  | AE2<br>AE25  |
| B SATN-/                           | AE4                                                                               | DRAM_ADDR12                                                                                                                                                   | E3                   | MEM_DATA1<br>MEM_DATA2                                                                                                                                                                                                                                                                                                                                                                                                                                                             | M2             | VDD                                                                       | AA4                  | VSS<br>VSS                                           | AF1          |
| B_SATN+/<br>B_SBSY-/               | AC5<br>AF3<br>AE3                                                                 | DRAM_CASFB_A                                                                                                                                                  | A5<br>C7             | MEM_DATA2<br>MEM_DATA3<br>MEM_DATA4                                                                                                                                                                                                                                                                                                                                                                                                                                                | N1<br>N2       | VDD<br>VDD                                                                | AA23<br>AC6          | VSS<br>VSS                                           | AF25<br>AF26 |
| B_SBSY+/<br>B_SC_D-/               | AC1                                                                               | DRAM_ADDR10<br>DRAM_ADDR11<br>DRAM_ADDR12<br>DRAM_CASFB_A<br>DRAM_CASFB_B<br>DRAM_CAS0/<br>DRAM_CAS0/<br>DRAM_CAS1/<br>DRAM_CAS2/<br>DRAM_CAS3/<br>DRAM_CAS3/ | B6<br>C8             | MEM_DATA4<br>MEM_DATA5                                                                                                                                                                                                                                                                                                                                                                                                                                                             | M3<br>P2       | VDD<br>VDD                                                                | AC11<br>AC16         | VSS-A<br>VSSCORE0                                    | AE14<br>R23  |
| B_SC_D-/<br>B_SC_D+/<br>B_DIFFSENS | AA3<br>AC12                                                                       | DRAM_CAS2/                                                                                                                                                    | C8<br>B7<br>A8       | MEM_DATA5<br>MEM_DATA6<br>MEM_DATA7                                                                                                                                                                                                                                                                                                                                                                                                                                                | M4<br>N3       | VDD                                                                       | AC16<br>AC21<br>AC15 | VSSCORE1<br>VSSCORE2                                 | F26<br>C22   |
| B_GPIO0                            | U2                                                                                | DRAM_CAS4/                                                                                                                                                    | A8<br>D7             | MEM_DATA/<br>MEM_WE/<br>MOE/_TESTOUT                                                                                                                                                                                                                                                                                                                                                                                                                                               | M1             | VDD-A<br>VDDCORE0<br>VDDCORE1<br>VDDCORE2<br>VDDCORE3<br>VDDCORE3         | U25                  | VSSCORE3                                             | B9           |
| B_GPIO1<br>B_GPIO2                 | U1<br>U3                                                                          | DRAM_CAS5/<br>DRAM_CAS6/<br>DRAM_CAS7/                                                                                                                        | A7<br>D8             | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | J3<br>T2       | VDDCORE2                                                                  | J26<br>C20           | VSSCORE4<br>VSSCORE5                                 | L1<br>U4     |
| B_GPIO3<br>B_GPIO4                 | V1<br>W2                                                                          | DRAM_CAS7/<br>DRAM_DATA0                                                                                                                                      | C9<br>A11            | PAR<br>PCI_AD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | C26<br>A20     | VDDCORE4                                                                  | A6<br>H4             | XINT                                                 | N25          |
| B_SI_O-/                           | Y3                                                                                | DRAM_DATA1                                                                                                                                                    | B11                  | PCI_AD1                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | B20            | VDDCORE5                                                                  | V2                   |                                                      |              |

Figure 7.30 LSI53C1510 388 Ball Grid Array





Figure 7.31 388 PBGA (II) Mechanical Drawing

Important: This drawing may not be the latest version. For board layout and manufacturing, obtain the most recent engineering drawings from your LSI Logic marketing representative by requesting the outline drawing for package code II.

7-50
# Appendix A Register Summary

Table A.1 lists the LSI53C1510 PCI registers (nonintelligent mode) by register name.

# Table A.1 LSI53C1510 PCI Registers (Nonintelligent Mode) Register Map

| Register Name                           | Address   | Read/Write | Page |
|-----------------------------------------|-----------|------------|------|
| Base Address Register One (MEMORY)      | 0x14–0x17 | Read/Write | 5-18 |
| Base Address Register Two (SCRIPTS RAM) | 0x18-0x1B | Read/Write | 5-18 |
| Base Address Register Zero (I/O)        | 0x10–0x13 | Read/Write | 5-17 |
| Bridge Support Extensions               | 0x46      | Read Only  | 5-26 |
| Cache Line Size                         | 0x0C      | Read/Write | 5-15 |
| Capabilities Pointer                    | 0x34      | Read Only  | 5-21 |
| Capability ID                           | 0x40      | Read Only  | 5-23 |
| Class Code                              | 0x09–0x0B | Read Only  | 5-15 |
| Command                                 | 0x02–0x03 | Read/Write | 5-11 |
| Data                                    | 0x47      | Read Only  | 5-26 |
| Device ID                               | 0x02–0x03 | Read Only  | 5-11 |
| Expansion ROM Base Address              | 0x30–0x33 | Read/Write | 5-20 |
| Header Type                             | 0x0E      | Read Only  | 5-17 |
| Interrupt Line                          | 0x3C      | Read/Write | 5-22 |
| Interrupt Pin                           | 0x3D      | Read Only  | 5-22 |
| Latency Timer                           | 0x0D      | Read/Write | 5-16 |
| Max_Lat                                 | 0x3F      | Read Only  | 5-23 |

| Register Name                   | Address   | Read/Write | Page |
|---------------------------------|-----------|------------|------|
| Min_Gnt                         | 0x3E      | Read Only  | 5-23 |
| Next Item Pointer               | 0x41      | Read Only  | 5-24 |
| Not Supported                   | 0x0F      | -          | 5-17 |
| Power Management Capabilities   | 0x42–0x43 | Read Only  | 5-24 |
| Power Management Control/Status | 0x44–0x45 | Read/Write | 5-25 |
| Reserved                        | 0x1C-0x2B | -          | 5-18 |
| Reserved                        | 0x35–0x3B | -          | 5-21 |
| Revision ID (Rev ID)            | 0x08      | Read Only  | 5-15 |
| Status                          | 0x06–0x07 | Read/Write | 5-13 |
| Subsystem ID                    | 0x2E-0x2F | Read Only  | 5-20 |
| Subsystem Vendor ID             | 0x2C-0x2D | Read Only  | 5-19 |
| Vendor ID                       | 0x00–0x01 | Read Only  | 5-11 |

# Table A.1 LSI53C1510 PCI Registers (Nonintelligent Mode) Register Map (Cont.)

Table A.2 lists the LSI53C1510 PCI registers (intelligent mode) registers by register name.

# Table A.2 LSI53C1510 PCI Registers (Intelligent Mode) Register Map

| Register Name                             | Address   | Read/Write | Page |
|-------------------------------------------|-----------|------------|------|
| Base Address Register One (Shared MEMORY) | 0x14–0x17 | Read/Write | 6-12 |
| Base Address Register Zero (I/O)          | 0x10-0x13 | Read/Write | 6-11 |
| BIST (Built-In Self Test)                 | 0x0F      | Read/Write | 6-11 |
| Bridge Support Extensions (PMCSR_BSE)     | 0x46      | Read Only  | 6-18 |
| Cache Line Size                           | 0x0C      | Read/Write | 6-9  |
| Capabilities Pointer                      | 0x34      | Read Only  | 6-14 |
| Capability ID                             | 0x40      | Read Only  | 6-16 |
| Class Code                                | 0x09–0x0B | Read Only  | 6-9  |
| Command                                   | 0x04–0x05 | Read/Write | 6-5  |

| Register Name                           | Address   | Read/Write | Page |
|-----------------------------------------|-----------|------------|------|
| Data                                    | 0x47      | Read Only  | 6-18 |
| Device ID                               | 0x02–0x03 | Read Only  | 6-5  |
| Expansion ROM Base Address              | 0x30–0x33 | Read/Write | 6-13 |
| Header Type                             | 0x0E      | Read Only  | 6-10 |
| Interrupt Line                          | 0x3C      | Read/Write | 6-14 |
| Interrupt Pin                           | 0x3D      | Read Only  | 6-15 |
| Latency Timer                           | 0x0D      | Read/Write | 6-10 |
| Max_Lat                                 | 0x3F      | Read Only  | 6-15 |
| Min_Gnt                                 | 0x3E      | Read Only  | 6-15 |
| Next Item Pointer                       | 0x41      | Read Only  | 6-16 |
| Power Management Capabilities (PMC)     | 0x42-0x43 | Read Only  | 6-16 |
| Power Management Control/Status (PMCSR) | 0x44–0x45 | Read/Write | 6-17 |
| Reserved                                | 0x18-0x2B | -          | 6-12 |
| Reserved                                | 0x35-0x3B | _          | 6-14 |
| Revision ID (Rev ID)                    | 0x08      | Read Only  | 6-8  |
| Status                                  | 0x06–0x07 | Read/Write | 6-7  |
| Subsystem ID                            | 0x2E-0x2F | Read Only  | 6-13 |
| Subsystem Vendor ID                     | 0x2C-0x2D | Read Only  | 6-12 |
| Vendor ID                               | 0x00–0x01 | Read Only  | 6-5  |

# Table A.2 LSI53C1510 PCI Registers (Intelligent Mode) Register Map (Cont.)

Table A.3 lists the LSI53C1510 Host Interface Registers (intelligent mode) by register name.

| Register Name          | Address | Read/Write | Page |
|------------------------|---------|------------|------|
| Data                   | 0x08    | Read/Write | 6-18 |
| DiagINT                | 0x00    | Read/Write | 6-20 |
| Host Doorbell          | 0x20    | Read/Write | 6-24 |
| Reply Interrupt Mask   | 0x34    | Read/Write | 6-25 |
| Reply Interrupt Status | 0x30    | Read Only  | 6-25 |
| Test Base Address      | 0x0C    | Read/Write | 6-23 |
| WRSEQ                  | 0x04    | Write Only | 6-21 |

# Index

# Symbols

(BARO[31:0]) 6-12 (BART[31:0]) 5-18 (BARZ[31:0]) 5-17, 6-11 (BSE[7:0]) 5-27, 6-18 (CC) 5-15 (CC[23:0]) 6-9 (CID[7:0]) 5-24, 6-16 (CLS) 5-15 (CLS[7:0]) 6-9 (CP[7:0]) 5-22, 6-14 (D1S) 5-25, 6-17 (D2S) 5-25, 6-17 (DATA[7:0]) 5-27, 6-18 (DID[15:0]) 5-11, 6-5 (DPE) 5-13, 6-7 (DPR) 5-14, 6-8 (DSCL[1:0]) 5-26, 6-17 (DSI) 5-25, 6-17 (DSLT) 5-26. 6-17 (DT) 5-13, 6-8 (EBM) 5-12, 6-6 (EIS) 5-12, 6-6 (EMS) 5-12, 6-6 (EPER) 5-12, 6-6 (ERBA[31:0]) 5-20, 6-13 (HT) 5-17 (HT[7:0]) 6-10 (I/O) 6-11 (IL[7:0]) 5-23, 6-14 (IP[7:0]) 5-23, 6-15 (LT) 5-16 (LT[7:0]) 6-10 (MEMORY) 6-12 (MG[7:0]) 5-24, 6-15 (ML[7:0]) 5-24, 6-15 (NC) 5-14, 6-8 (NIP[7:0]) 5-25, 6-16 (PEN) 5-26, 6-17 (PMC) 6-16 (PMCSR) 6-17 (PMCSR\_BSE) 6-18 (PMEC) 5-26, 6-17 (PMES[4:0]) 5-25, 6-16 (PST) 5-26, 6-17 (PWŚ[1:0]) 5-26, 6-18 (RID) 5-15 (RID[7:0]) 6-8 (RMA) 5-13, 6-7 (RTA) 5-13, 6-7

(SE) 6-6 (SID[15:0]) 5-20, 6-13 (SSE) 5-13, 6-7 (VER[2:0]) 5-26, 6-17 (WIE) 5-12, 6-6

# Α

a general purpose I/O 4-9 A\_GPIO[4:0] 4-9 absolute maximum stress ratings 7-2 ac characteristics 7-11 address and data signals 4-5 address/data bus 5-4 advanced SCSI protocol interface 1-4 applications 1-11 arbitration signals 4-7 ARM test data output 4-19 ARM test mode select 4-19 ARM test reset 4-19 ARM TDO 4-19 ARM\_TMS 4-19 ARM\_TRST/ 4-19 ARM7TDMI 1-1 ARM7TDMI RISC processor 1-4 benefits 1-8 ASPI 1-4

# В

b general purpose I/O 4-9 B\_GPIO[4:0] 4-9 back-to-back read 32-bit address and data 7-24 back-to-back write 32-bit address and data 7-26 base address 5-1 base address register one 5-4 two 5-4 zero 6-12 zero - I/O (BARZ[31:0]) 5-17, 6-11 battery backed up SRAM 1-3 battery backup support and cache recovery 3-8 bidirectional signals 7-5 BIOS 1-4, 5-3 bit 1 DISARM (disable ARM core) 6-22 bridge support extensions (BSE[7:0]) 5-27, 6-18 BsaBlockRead 2-17 BsaBlockReassign 2-17 BsaBlockWrite 2-17

BsaBlockWriteVerify 2-17 BsaCacheFlush 2-17 BsaDeviceReset 2-17 BsaMediaFormat 2-17 BsaMediaVerify 2-17 BsaPowerMgt 2-17 BsaStatusCheck 2-17 burst opcode fetch 32-bits address and data 7-28 burst read 32-bits address and data 7-28 burst write 32-bits address and data 7-30 bus command and byte enables 4-5

# С

C\_BE/[3:0] 4-5, 5-3, 5-4, 5-5 cache line size 5-15 (CLS[7:0]) 6-9 caching 3-5 Cap\_ID (CID[7:0]) 5-24, 6-16 capabilities pointer (CP[7:0]) 5-22, 6-14 CD-ROM 1-4 CLK 4-4 clock 4-4 column address strobe feedback 4-17 command configuration read command 5-6 configuration write command 5-7 DAC command 5-7 I/O read command 5-6 I/O write command 5-6 interrupt acknowledge 5-5 memory read command 5-6 memory read line command 5-7 memory read multiple command 5-7 memory write and invalidate command 5-8 memory write command 5-6 reserved command 5-6 special cycle command 5-6 configuration and initialization 2-4 options 2-5 read command 5-6 space 5-3 write command 5-7 current function of input voltage 7-9 function of output voltage 7-10 cycle frame 4-6

# D

D1\_Support (D1S) 5-25, 6-17 D2\_Support (D2S) 5-25, 6-17 DAC 1-3 DAC command 5-7 data (DATA[7:0]) 5-27, 6-18 parity error reported 5-14, 6-8 data\_scale (DSCL[1:0]) 5-26, 6-17 data\_select 5-26, 6-17 dc characteristics 7-1 detected parity error (from slave) (DPE) 5-13, 6-7 device ID (DID[15:0]) 6-5 select 4-6 specific initialization (DSI) 5-25, 6-17

DEVSEL/ 4-6 timing 5-13, 6-8 DiagINT/CLRINT (diagnostic interrupt (read)/ clear interrupt (write)) 6-20 DIFFSENS SCSI signals 7-4 disk array 3-4 DMA channel 2-9 engine 2-1 unit 2-3 DMMAP (diagnostic memory map) 6-23 DRAM 1-3, 2-12, 2-18 column address strobe 4-17 column address strobe feedback 4-17 data 4-17 data parity 4-17 memory 2-19 memory addresses 4-17 output enable 4-17 row address strobe 4-17 timing parameters 7-32 write enable 4-17 DRAM\_ADDR[12:0] 4-17 DRAM\_CAS[7:0]/ 4-17 DRAM CASFB A 4-17 DRAM\_CASFB\_B 4-17 DRAM\_DATA[31:0] 4-17 DRAM OE/ 4-17 DRAM\_PAR[3:0] 4-17 DRAM\_RAS[3:0]/ 4-17 DRAM\_WE/ 4-17 drive hot swap 3-7 dual address cycle (DAC) 1-3 DWE (DIAG register write enabled) (read only) 6-22 dword 2-9 dynamic capacity expansion 3-7 dynamic RAID migration (DRM) 3-7

# Ε

EDO DRAM 1-3, 2-4, 2-19, 3-9 embedded motherboard application 1-11 enable bus mastering (EBM) 5-12, 6-6 I/O space (EIS) 5-12, 6-6 parity error response (EPER) 5-12, 6-6 expansion ROM base address 6-13 external clock 7-11 interrupt 4-8 external memory interface multiple byte accesses 7-14 timing 7-31

# F

Fast-20 1-6 features list 1-5 FIFO 2-9, 2-12 depth 5-27 Flash ROM 3-9 flash ROM 1-3, 2-4, 2-18, 2-19, 3-9 FRAME/ 4-6

# G

global hot spare drives 3-6 GNT/ 4-7 grant 4-7

# Н

hardware assisted parity calculation 3-6 hardware parity assist engine 1-4 header type 5-17, 6-10 high power differential 1-6 host adapter board application 1-12 host doorbell 6-24 host interface 2-1, 2-11 registers 5-1

# I

I/O processor (IOP) 2-4, 6-1 read command 5-6 space 5-4 write command 5-6 120 benefits 1-7, 2-7 communications model 2-8 conceptual overview 2-6 message unit 1-3 messages 6-1 overview 2-6 RAID device driver module (DDM) 1-2 RAID software 1-2 ready 1-1, 1-11 IDSEL 4-6, 5-3 signal 5-6 initialization 5-4 device select 4-6 initiator asynchronous receive 7-37 asynchronous send 7-36 ready 4-6 synchronous transfer 7-42 timing 7-20 input current as a function of input voltage 7-9 signals 7-6 INTA/ 4-7 INTB/ 4-7 integration 1-10 intelligent controller 1-4, 5-1 intelligent input/output 1-1, 2-1 interface control signals 4-6 internal arbiter 5-9 interrupt A 4-7 acknowledge command 5-5 B 4-7 line 5-23, 6-14 output 7-13 pin 5-23 (IP[7:0]) 6-15 signals 4-7 IRDY/ 4-6 IxWorks 1-5

# L

```
latch-up protection 1-10
latency 5-8
   timer 5-16
       (LT[7:0]) 6-10
low voltage differential 1-6
LSI53C1510
   benefits 1-5
       summarv 1-8
   features 1-4
   modes 2-2
   overview 2-3
   protocol engine 2-16
       overview 2-9
   register map A-1
LVD
   driver SCSI signals 7-3
   receiver SCSI signals 7-3
LVD SCSI 1-4, 1-5
LVDlink benefits 1-6
```

# Μ

management software features 3-3 Max\_Lat (ML[7:0]) 5-24, 6-15 maximum stress ratings 7-2 MCE2\_RD/ 4-15 MCE2\_WR/ 4-15 MEM\_ADDR bus 2-4 MEM\_ADDR[12:0] 4-15 MEM\_CE/[2:0] 4-15 MEM\_DATA[7:0] 4-15 MEM\_WE/ 4-15 memory 4-15 address 4-15 chip enable 4-15 controller 1-3 data 4-15 read command 5-6 read line command 5-7 read multiple command 5-7 signal 4-15 space 5-4 to memory moves 5-9 write enable 4-15 memory signal 4-15 message frame address (MFA) 2-9 messages 2-11 passing I/O interface 2-1 queuing 2-8 transport 2-11 Min\_Gnt (MG[7:0]) 5-24, 6-15 modes of operation 2-2 module overviews 1-3 MOE/\_TESTOUT 4-15 moves memory to memory moves 5-9 multiple cache line transfers 5-8

# Ν

new capabilities 5-14 (NC) 6-8 Next\_Item\_Ptr (NIP[7:0]) 5-25, 6-16 nonburst opcode fetch 32-bits address and data 7-20 nonintelligent 1-2, 1-4, 6-1 controller 1-4, 5-1 NVRAM 3-9

# 0

online dynamic capacity expansion 3-7 RAID level migration/reconfiguration 3-7 operating conditions 7-2 register/SCRIPTS RAM read 32-bit 7-17 register/SCRIPTS RAM write 32-bit 7-18 operational overview 2-8 OSM 2-8 output current as a function of output voltage 7-10 signals 7-5, 7-6

# Ρ

packetized 2-1 PAR 4-5 parity 4-5 assist engine (PAE) 1-1, 2-1, 2-4 error 4-8 PCI addressing 5-3 bus commands and functions supported 5-5 cache line size register 5-8 cache mode 5-9 commands 5-5 configuration cycles 5-3 configuration register map 5-10 configuration register read 7-15 configuration register write 7-16 configuration registers 1-3, 5-10, 6-4 configuration space registers 5-3 external memory interface timing diagrams 7-14 functional description (nonintelligent mode) 5-3 I/O space 5-4 interface 1-3 interface registers 5-1 interface signals 4-4 master 1-3 memory space 5-4 performance 1-8 power management 1-3 RAID 3-1 software solutions 3-1 slave 1-3 target disconnect 5-9 target retry 5-8 PCI\_AD[31:0] 4-5 PERR/ 4-8 physical dword PCI address and data 4-5 pin type description 4-1 PME clock (PMEC) 5-26, 6-17 enable (PEN) 5-26, 6-17 PME/ 4-8 status (PST) 5-26, 6-17

support (PMES[4:0]) 5-25, 6-16 power fail 4-19 power management event 4-8 power state (PWS[1:0]) 5-26, 6-18 POWER\_FAIL/ 4-19 programming models 6-3 protocol engine 2-9, 2-16 push model 2-9, 2-15

# R

RAID 1-1, 1-11, 3-4, 6-1 controller 1-2, 1-5 firmware features 3-3 host adapter 1-2 level 3-4 level 0 3-4 level 1 3-4 level 3 3-5 level 5 3-5 levels 0, 1, 3, 5, and 10 3-4 parity assist engine 1-4, 2-1 performance 1-9 SYMplicity 1-5 random block storage class 2-16 read multiple with read line enabled 5-7 receive data 4-18 received master abort (from master) (RMA) 5-13, 6-7 target abort (from master) (RTA) 5-13, 6-7 register differences 5-27 register map A-1 reliability 1-10 reply free 1-3 free list 2-8 message 2-14 post 1-3 post list 2-8 ReplyINT (reply message interrupt) 6-25 ReplyIntMask (reply message interrupt mask) 6-25 REQ/ 4-7 REQ/ - GNT/ 5-3 request 4-7 free 1-3 free list 2-8 message 2-12 message frames 2-9 post 1-3 post list 2-8 reserved command 5-6 reset 4-4 input 7-12 revision ID 5-15 register (RID[7:0]) 6-8 RISC processor 1-1, 1-4, 2-1, 6-1 rise and fall time test condition 7-8 ROM size configurations 2-5 RST/ 4-4 RXT 4-18

# S

scan 3-state enable 4-16 enable 4-16 scan (Cont.) mode enable 4-16 RAM enable 4-16 reset enable 4-16 test clock enable 4-16 SCAN\_EN 4-16 SCAN RAM EN 4-16 SCAN\_RST\_EN 4-16 SCAN\_TEST\_CLK\_EN 4-16 SCAN\_TRI\_EN 4-16 SCANMODE 4-16 scatter/gather 1-9 SCLK 4-10 SCRIPTS RAM 2-3, 5-1, 5-4, 5-27 SCSI accessed fault-tolerant enclosure (SAF-TE) 3-4, 3-8 clock 4-10 cores 1-4, 5-1 function A 5-3 function B 5-3 hysteresis of receivers 7-9 input filtering 7-8 interface signals 4-10 performance 1-8 SCRIPTS 1-4, 1-8 timing diagrams 7-36 SCSI-1 transfers (differential 4.17 Mbytes) 7-39 (single-ended 5.0 Mbytes) 7-39 SCSI-2 fast transfers 10.0 Mbytes (8-bit transfers) 40 MHz Clock 7-40 50 MHz clock 7-40 20.0 Mbytes (16-bit transfers) 40 MHz Clock 7-40 50 MHz clock 7-40 SCSI-3 parallel interface 1-6 SDMS 1-4, 3-8 send a reply message 2-14 send a request message 2-13 serial EEPROM 2-19, 3-9 SERR/ 4-8 enable (SE) 5-12, 6-6 signal groupings 4-2 signal names and BGA position 7-45, 7-46 by BGA position 7-46 signaled system error (SSE) 5-13, 6-7 single-ended SCSI 1-6 signals 7-7 slave access and messaging unit 2-3 special cycle command 5-6 SRAM 1-3, 2-4, 2-18 STOP/ 4-6 storage manager 1-5 stress ratings 7-2 subsystem ID (SID[15:0]) 5-20, 6-13 subsystem vendor ID (SVID[15:0]) 5-19, 6-12 support components 2-18 supported random block storage

```
messages 2-17
SYMplicity
I2O RAID 1-5
software 2-16
storage manager 1-2, 3-2
system
error 4-8
interface 2-8
programming model 6-3
signals 4-4
```

# Т

tagged command queuing 3-6 target asynchronous receive 7-38 asynchronous send 7-38 ready 4-6 synchronous transfer 7-42 timing 7-14 TCK 4-18 TDI 4-18 TDO 4-18 test base address 6-23 clock 4-18 data input 4-18 data output 4-18 DRAM clock 4-19 in 4-18 mode select 4-18 reset 4-18 TEST\_DRAMCLK 4-19 TEST\_HSC 4-19 testability 1-9 TESTIN 4-18 TMS 4-18 TolerANT technology benefits 1-6 technology electrical characteristics 7-7 transmit data 4-18 TRDY/ 4-6 TRST/ 4-18 TTL\_INT (select TTL output for PCI-INTA/) 6-22 TXT 4-18

# U

```
Ultra SCSI
   high voltage differential transfers
       20.0 Mbytes (8-bit transfers)
           80 MHz clock 7-41
       40.0 Mbytes (16-bit transfers)
           80 MHz clock 7-41
   single-ended transfers
       20.0 Mbytes (8-bit transfers)
           quadrupled 40 MHz clock 7-41
       40.0 Mbytes (16-bit transfers)
           quadrupled 40 MHz clock 7-41
Ultra2 SCSI 1-1, 1-4, 1-5, 1-11
   benefits 1-5
   transfers
       40.0 Mbytes (8-bit transfers)
           quadrupled 40 MHz clock 7-42
       80.0 Mbytes (16-bit transfers)
           quadrupled 40 MHz clock 7-42
```

# ۷

```
VDD 4-20
VDD-A 4-20
vendor ID (VID[15:0]) 6-5
version (VER[2:0]) 5-26, 6-17
voltage feed-through protection 1-10
VSS 4-20
VSS-A 4-20
VSS-CORE 4-20
```

# W

wide Ultra2 SCSI 1-8, 5-3 Wind River System IxWorks 1-2, 1-5, 3-3 write and invalidate enable (WIE) 5-12, 6-6

# Х

XINT 4-8

# Ζ

zero wait-state 2-1

# **Customer Feedback**

We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at the number shown.

If appropriate, please also fax copies of any marked-up pages from this document.

Important: Please include your name, phone number, fax number, and company address so that we may contact you directly for clarification or additional information.

Thank you for your help in improving the quality of our documents.

# **Reader's Comments**

Fax your comments to:

LSI Logic Corporation Technical Publications M/S E-198 Fax: 408.433.4333

Please tell us how you rate this document: *LSI53C1510 I<sub>2</sub>O-Ready PCI RAID Ultra2 SCSI Controller Technical Manual.* Place a check mark in the appropriate blank for each category.

|                                             | Excellent | Good | Average | Fair | Poor |
|---------------------------------------------|-----------|------|---------|------|------|
| Completeness of information                 |           |      |         |      |      |
| Clarity of information                      |           |      |         |      |      |
| Ease of finding information                 |           |      |         |      |      |
| Technical content                           |           |      |         |      |      |
| Usefulness of examples and<br>illustrations |           |      |         |      |      |
| Overall manual                              |           |      |         |      |      |

What could we do to improve this document?

| If you found errors in this document, please specify the error and page |
|-------------------------------------------------------------------------|
| number. If appropriate, please fax a marked-up copy of the page(s).     |

Please complete the information below so that we may contact you directly for clarification or additional information.

| Name             | Date |
|------------------|------|
| Telephone        |      |
| Title            |      |
| Department       |      |
| Company Name     |      |
| Street           |      |
| City, State, Zip |      |

# U.S. Distributors by State

A. E. Avnet Electronics http://www.hh.avnet.com B. M. Bell Microproducts, Inc. (for HAB's) http://www.bellmicro.com I. E. Insight Electronics http://www.insight-electronics http://www.wyle.com

# Alabama

 Daphne

 I. E.
 Tel: 334.626.6190

 Huntsville
 .

 A. E.
 Tel: 256.837.8700

 B. M.
 Tel: 256.705.3559

 I. E.
 Tel: 256.830.1222

 W. E.
 Tel: 800.964.9953

#### Alaska

A. E. Tel: 800.332.8638

# Arizona

 Phoenix

 A. E.
 Tel: 480.736.7000

 B. M.
 Tel: 602.267.9551

 W. E.
 Tel: 800.528.4040

 Tempe
 I.

 I. E.
 Tel: 480.829.1800

 Tucson
 A. E.

#### Arkansas

W. E. Tel: 972.235.9953

#### California

Agoura Hills Tel: 818.865.0266 B. M. Granite Bay B. M. Tel: 916.523.7047 Irvine A. E. Tel: 949.789.4100 B. M. Tel: 949.470.2900 I. E. Tel: 949.727.3291 W.E Tel: 800.626.9953 Los Angeles A. E. Tel: 818.594.0404 W. E. Tel: 800.288.9953 Sacramento A. E. Tel: 916.632.4500 W.E Tel: 800.627.9953 San Diego A. E. Tel: 858.385.7500 B. M. Tel: 858.597.3010 Tel: 800.677.6011 I F W. E. Tel: 800.829.9953 San Jose A. E. Tel: 408.435.3500 Tel: 408.436.0881 B. M. I. E. Tel: 408.952.7000 Santa Clara W. E. Tel: 800.866.9953 Woodland Hills A. E. Tel: 818.594.0404 Westlake Village Tel: 818.707.2101 I. E.

# Colorado

Denver A. E. Tel: 303.790.1662 B. M. Tel: 303.846.3065 W. E. Tel: 800.933.9953 Englewood I. E. Tel: 303.649.1800 Idaho Springs B. M. Tel: 303.567.0703

# Connecticut

Cheshire A. E. Tel: 203.271.5700 I. E. Tel: 203.272.5843 Wallingford W. E. Tel: 800.605.9953

## Delaware

North/South A. E. Tel: 800.526.4812 Tel: 800.638.5988 B. M. Tel: 302.328.8968 W. E. Tel: 856.439.9110

## Florida

Altamonte Springs B. M. Tel: 407.682.1199 Tel: 407.834.6310 I. E. Boca Raton I. E. Tel: 561.997.2540 **Bonita Springs** . Tel: 941.498.6011 B. M. Clearwater I. E. Tel: 727.524.8850 Fort Lauderdale A. E. Tel: 954.484.5482 W. E. Tel: 800.568.9953 Miami B. M. Tel: 305.477.6406 Orlando A. E. Tel: 407.657.3300 W. E. Tel: 407.740.7450 Tampa W. E. Tel: 800.395.9953 St. Petersburg A. E. Tel: 727.507.5000 Georgia Atlanta A. E. Tel: 770.623.4400 B. M. Tel: 770.980.4922 Tel: 800.876.9953 W. E. Duluth I. E. Tel: 678.584.0812

## Hawaii

A. E. Tel: 800.851.2282 Idaho A. E. Tel: 801.365.3800 W. E. Tel: 801.974.9953

#### Illinois

North/South A. E. Tel: 847.797.7300 Tel: 314.291.5350 Chicago B. M. Tel: 847.413.8530 W. E. Tel: 800.853.9953 Schaumburg I. E. Tel: 847.885.9700

# Indiana

Fort Wayne I. E. Tel: 219.436.4250 W. E. Tel: 888.358.9953 Indianapolis A. E. Tel: 317.575.3500

#### lowa

W. E. Tel: 612.853.2280 Cedar Rapids A. E. Tel: 319.393.0033

### Kansas

W. E. Tel: 303.457.9953 Kansas City A. E. Tel: 913.663.7900 Lenexa I. E. Tel: 913.492.0408

#### Kentucky

W. E. Tel: 937.436.9953 Central/Northern/ Western A. E. Tel: 800.984.9503 Tel: 800.767.0329 Tel: 800.829.0146

## Louisiana

W. E. Tel: 713.854.9953 North/South A. E. Tel: 800.231.0253 Tel: 800.231.5775

#### Maine

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### Maryland Baltimore

A.E. Tel: 410.720.3400 W.E. Tel: 800.863.9953 Columbia B. M. Tel: 800.673.7461 I. E. Tel: 410.381.3131

## Massachusetts

Boston A. E. Tel: 978.532.9808 W. E. Tel: 800.444.9953 Burlington I. E. Tel: 781.270.9400 Marlborough B. M. Tel: 800.673.7459 Woburn B. M. Tel: 800.552.4305

## Michigan

Brighton I. E. Tel: 810.229.7710 Detroit A. E. Tel: 734.416.5800 W. E. Tel: 888.318.9953 Clarkston B. M. Tel: 877.922.9363

## Minnesota

Champlin B. M. Tel: 800.557.2566 Eden Prairie B. M. Tel: 800.255.1469 Minneapolis A. E. Tel: 612.346.3000 W. E. Tel: 800.860.9953 St. Louis Park I. E. Tel: 612.525.9999

#### Mississippi

A. E. Tel: 800.633.2918 W. E. Tel: 256.830.1119

#### Missouri

W. E. Tel: 630.620.0969 St. Louis A. E. Tel: 314.291.5350 I. E. Tel: 314.872.2182

#### Montana

A. E. Tel: 800.526.1741 W. E. Tel: 801.974.9953

#### Nebraska

A. E. Tel: 800.332.4375 W. E. Tel: 303.457.9953

### Nevada

Las Vegas A. E. Tel: 800.528.8471 W. E. Tel: 702.765.7117

### **New Hampshire**

A. E. Tel: 800.272.9255 W. E. Tel: 781.271.9953

#### New Jersey

North/South AF Tel: 201.515.1641 Tel: 609.222.6400 Mt. Laurel I. E. Tel: 856.222.9566 Pine Brook B. M. Tel: 973.244.9668 W. E. Tel: 800.862.9953 Parsippany I. E. Tel: 973.299.4425 Wayne W. E. Tel: 973.237.9010

# New Mexico

W. E. Tel: 480.804.7000 Albuquerque A. E. Tel: 505.293.5119

# U.S. Distributors by State (Continued)

#### New York

Hauppauge Tel: 516.761.0960 I. E. Long Island A. E. Tel: 516.434.7400 W. E. Tel: 800.861.9953 Rochester A. E. Tel: 716.475.9130 I. E. Tel: 716.242.7790 Tel: 800.319.9953 W. E. Smithtown Tel: 800.543.2008 B. M. Syracuse Tel: 315.449.4927 A. E. North Carolina

#### Raleigh

A. E. Tel: 919.859.9159 I. E. Tel: 919.873.9922 W. E. Tel: 800.560.9953

## North Dakota

A. E. Tel: 800.829.0116 W. E. Tel: 612.853.2280

## Ohio

Cleveland A. E. Tel: 216.498.1100 W. E. Tel: 800.763.9953 Dayton Tel: 614.888.3313 A. E. Tel: 937.253.7501 I. E. W. E. Tel: 800.575.9953 Strongsville B. M. Tel: 440.238.0404 Valley View I. E. Tel: 216.520.4333

#### Oklahoma

W. E. Tel: 972.235.9953 Tulsa A. E. Tel: 918.459.6000 I. E. Tel: 918.665.4664

## Oregon

Beaverton B. M. Tel: 503.524.1075 I. E. Tel: 503.644.3300 Portland A. E. Tel: 503.526.6200 W. E. Tel: 800.879.9953

## Pennsylvania

Mercer I. E. Tel: 412.662.2707 Philadelphia A. E. Tel: 800.526.4812 B. M. Tel: 877.351.2355 W. E. Tel: 800.871.9953 Pittsburgh A. E. Tel: 412.281.4150 W. E. Tel: 440.248.9996

#### **Rhode Island**

A. E. 800.272.9255 W. E. Tel: 781.271.9953

## South Carolina

| A. E.       | Tel: 919.872.0712 |
|-------------|-------------------|
| W. E.       | Tel: 919.469.1502 |
| South A. E. |                   |

A. E. Tel: 800.829.0116 W. E. Tel: 612.853.2280

#### Tennessee

W. E. Tel: 256.830.1119 East/West A. E. Tel: 800.241.8182 Tel: 800.633.2918

# Texas

Arlington B. M. Tel: 817.417.5993 Austin A. E. Tel: 512.219.3700 B. M. Tel: 512.258.0725 I. E. Tel: 512.719.3090 W. E. Tel: 800.365.9953 Dallas A. E. Tel: 214.553.4300 B. M. Tel: 972.783.4191 W. E. Tel: 800.955.9953 El Paso A. E. Tel: 800.526.9238 Houston A. E. Tel: 713.781.6100 B. M. Tel: 713.917.0663 W. E. Tel: 800.888.9953 Richardson I. E. Tel: 972.783.0800 **Rio Grande Vallev** A. E. Tel: 210.412.2047 Stafford I. E. Tel: 281.277.8200

# Utah

| Center   | /ille             |
|----------|-------------------|
| B. M.    | Tel: 801.295.3900 |
| Murray   |                   |
| I. E.    | Tel: 801.288.9001 |
| Salt Lal | ke City           |
| A. E.    | Tel: 801.365.3800 |
| W. E.    | Tel: 800.477.9953 |
|          |                   |

#### Vermont

| A. E. | Tel: 800.272.9255 |
|-------|-------------------|
| W. E. | Tel: 716.334.5970 |

### Virginia

| A. E.       | Tel: 800.638.5988 |  |  |  |
|-------------|-------------------|--|--|--|
| W. E.       | Tel: 301.604.8488 |  |  |  |
| Haymarket   |                   |  |  |  |
| В. М.       | Tel: 703.754.3399 |  |  |  |
| Springfield |                   |  |  |  |
| В. М.       | Tel: 703.644.9045 |  |  |  |

#### Washington Kirkland

I. E. Tel: 425.820.8100 Maple Valley B. M. Tel: 206.223.0080 Seattle A. E. Tel: 425.882.7000 W. E. Tel: 800.248.9953

#### West Virginia

A. E. Tel: 800.638.5988

## Wisconsin

Milwaukee A. E. Tel: 414.513.1500 W. E. Tel: 800.867.9953 Wauwatosa I. E. Tel: 414.258.5338

## Wyoming

| A. E. | Tel: 800.332.9326 |
|-------|-------------------|
| W. E. | Tel: 801.974.9953 |

# **Direct Sales Representatives by State** (Components and Boards)

| E. A.<br>E. L. | Earle Associates<br>Electrodyne - UT |
|----------------|--------------------------------------|
|                |                                      |
| GRP            | Group 2000                           |
| I. S.          | Infinity Sales, Inc.                 |
| ION            | ION Associates, Inc.                 |
| R. A.          | Rathsburg Associ-                    |
|                | ates, Inc.                           |
| SGY            | Synergy Associates,                  |
|                | Inc.                                 |

#### Arizona

Tempe E. A. Tel: 480.921.3305

# California

Calabasas I. S. Tel: 818.880.6480 Irvine I. S. Tel: 714.833.0300 San Diego Tel: 619.278.5441 E. A.

# Illinois

Elmhurst Tel: 630.516.8400 R. A.

## Indiana

Cicero R. A. Tel: 317.984.8608 Ligonier R.A. Tel: 219.894.3184 Plainfield R. A. Tel: 317.838.0360

#### Massachusetts

Burlington SGY Tel: 781.238.0870

## Michigan

Byron Center R. A. Tel: 616.554.1460 Good Rich R. A. Tel: 810.636.6060 Novi Tel: 810.615.4000 R. A.

## North Carolina

Cary GRÝ Tel: 919.481.1530

# Ohio

Columbus R. A. Tel: 614.457.2242 Dayton Tel: 513.291.4001 R. A. Independence R. A. Tel: 216.447.8825

## Pennsylvania

Somerset R. A. Tel: 814.445.6976

# Texas

| Austin   |                 |     |
|----------|-----------------|-----|
| ION      | Tel: 512.794.90 | )06 |
| Arlingto | n               |     |
| ION      | Tel: 817.695.80 | 000 |
| Houstor  | า               |     |
| ION      | Tel: 281.376.20 | 000 |
|          |                 |     |

# Utah

Salt Lake City Tel: 801.264.8050 E. L.

# Wisconsin

Muskego Tel: 414.679.8250 R. A. Saukville R. A. Tel: 414.268.1152

# Sales Offices and Design Resource Centers

LSI Logic Corporation Corporate Headquarters 1551 McCarthy Blvd Milpitas CA 95035 Tel: 408.433.8000 Fax: 408.433.8989

# NORTH AMERICA

#### California

Irvine 18301 Von Karman Ave Suite 900 Irvine, CA 92612 Tel: 949.809.4600

Fax: 949.809.4600

Pleasanton Design Center 5050 Hopyard Road, 3rd Floor Suite 300 Pleasanton, CA 94588 Tel: 925.730.8800 Fax: 925.730.8700

San Diego 7585 Ronson Road Suite 100 San Diego, CA 92111 Tel: 858.467.6981 Fax: 858.496.0548

Silicon Valley 1551 McCarthy Blvd Sales Office M/S C-500 Milpitas, CA 95035 ♦ Tel: 408.433.8000 Fax: 408.954.3353 Design Center

M/S C-410 Tel: 408.433.8000 Fax: 408.433.7695

Wireless Design Center 11452 El Camino Real Suite 210 San Diego, CA 92130 Tel: 858.350.5560 Fax: 858.350.0171

Colorado Boulder 4940 Pearl East Circle Suite 201 Boulder, CO 80301 ♦ Tel: 303.447.3800 Fax: 303.541.0641

Colorado Springs 4420 Arrowswest Drive Colorado Springs, CO 80907 Tel: 719.533.7000 Fax: 719.533.7020 Fort Collins 2001 Danfield Court Fort Collins, CO 80525 Tel: 970.223.5100 Fax: 970.206.5549

### Florida

Boca Raton 2255 Glades Road Suite 324A Boca Raton, FL 33431 Tel: 561.989.3236 Fax: 561.989.3237

Georgia Alpharetta 2475 North Winds Parkway Suite 200

Alpharetta, GA 30004 Tel: 770.753.6146 Fax: 770.753.6147

#### Illinois

Oakbrook Terrace Two Mid American Plaza Suite 800 Oakbrook Terrace, IL 60181 Tel: 630.954.2234 Fax: 630.954.2235

## Kentucky

Bowling Green 1262 Chestnut Street Bowling Green, KY 42101 Tel: 270.793.0010 Fax: 270.793.0040

### Maryland

Bethesda 6903 Rockledge Drive Suite 230 Bethesda, MD 20817 Tel: 301.897.5800 Fax: 301.897.8389

### Massachusetts

Waltham 200 West Street Waltham, MA 02451 ♦ Tel: 781.890.0180 Fax: 781.890.6158

Burlington - Mint Technology 77 South Bedford Street Burlington, MA 01803 Tel: 781.685.3800 Fax: 781.685.3801

# Minnesota

Minneapolis 8300 Norman Center Drive Suite 730 Minneapolis, MN 55437

Tel: 612.921.8300 Fax: 612.921.8399

## New Jersey

Red Bank 125 Half Mile Road Suite 200 Red Bank, NJ 07701 Tel: 732.933.2656 Fax: 732.933.2643

Cherry Hill - Mint Technology 215 Longstone Drive Cherry Hill, NJ 08003 Tel: 856.489.5530 Fax: 856.489.5531

#### New York

Fairport 550 Willowbrook Office Park Fairport, NY 14450 Tel: 716.218.0020 Fax: 716.218.9010

#### North Carolina

Raleigh Phase II 4601 Six Forks Road Suite 528 Raleigh, NC 27609 Tel: 919.785.4520 Fax: 919.783.8909

## Oregon

Beaverton 15455 NW Greenbrier Parkway Suite 235 Beaverton, OR 97006 Tel: 503.645.0589 Fax: 503.645.6612

## Texas

Austin 9020 Capital of TX Highway North Building 1 Suite 150 Austin, TX 78759 Tel: 512.388.7294 Fax: 512.388.4171

Plano 500 North Central Expressway Suite 440 Plano, TX 75074 ♦ Tel: 972.244.5000

Fax: 972.244.5001 Houston 20405 State Highway 249 Suite 450

Houston, TX 77070 Tel: 281.379.7800 Fax: 281.379.7818

## Canada Ontario Ottawa

260 Hearst Way Suite 400 Kanata, ON K2L 3H1 ♦ Tel: 613.592.1263 Fax: 613.592.3253

## INTERNATIONAL

France Paris LSI Logic S.A. Immeuble Europa 53 bis Avenue de l'Europe B.P. 139 78148 Velizy-Villacoublay Cedex, Paris Tel: 33.1.34.63.13.13 Fax: 33.1.34.63.13.19

Germany Munich LSI Logic GmbH Orleansstrasse 4 81669 Munich

Tel: 49.89.4.58.33.0 Fax: 49.89.4.58.33.108

Stuttgart Mittlerer Pfad 4 D-70499 Stuttgart ♦ Tel: 49.711.13.96.90 Fax: 49.711.86.61.428

#### Italy

Milan **LSI Logic S.P.A.** Centro Direzionale Colleoni Palazzo Orione Ingresso 1 20041 Agrate Brianza, Milano Tel: 39.039.687371

Fax: 39.039.6057867

Japan Tokyo LSI Logic K.K. Rivage-Shinagawa Bldg. 14F 4-1-8 Kounan Minato-ku, Tokyo 108-0075 ♦ Tel: 81.3.5463.7821 Fax: 81.3.5463.7820

Osaka Crystal Tower 14F 1-2-27 Shiromi Chuo-ku, Osaka 540-6014 ♦ Tel: 81.6.947.5281 Fax: 81.6.947.5287

# Sales Offices and Design Resource Centers (Continued)

Korea Seoul LSI Logic Corporation of Korea Ltd 10th Fl., Haesung 1 Bldg. 942, Daechi-dong, Kangnam-ku, Seoul, 135-283 Tel: 82.2.528.3400 Fax: 82.2.528.2250

#### The Netherlands Eindhoven LSI Logic Europe Ltd World Trade Center Eindhoven Building 'Rijder' Bogert 26 5612 LZ Eindhoven Tel: 31.40.265.3580 Fax: 31.40.296.2109

Singapore Singapore LSI Logic Pte Ltd 7 Temasek Boulevard #28-02 Suntec Tower One Singapore 038987 Tel: 65.334.9061 Fax: 65.334.4749

Sweden Stockholm LSI Logic AB Finlandsgatan 14 164 74 Kista ♦ Tel: 46.8.444.15.00 Fax: 46.8.750.66.47

Taiwan Taipei LSI Logic Asia, Inc. Taiwan Branch 10/F 156 Min Sheng E. Road Section 3 Taipei, Taiwan R.O.C. Tel: 886.2.2718.7828 Fax: 886.2.2718.8869

United Kingdom Bracknell LSI Logic Europe Ltd Greenwood House London Road Bracknell, Berkshire RG12 2UB ◆ Tel: 44.1344.426544 Fax: 44.1344.481039

 Sales Offices with Design Resource Centers

# **International Distributors**

#### Australia

New South Wales Reptechnic Pty Ltd 3/36 Bydown Street Neutral Bay, NSW 2089 Tel: 612.9953.9844 Fax: 612.9953.9683

## Belgium

Acal nv/sa Lozenberg 4 1932 Zaventem Tel: 32.2.7205983 Fax: 32.2.7251014

# China

Beijing LSI Logic International Services Inc. Beijing Representative Office Room 708 Canway Building 66 Nan Li Shi Lu Xicheng District Beijing 100045, China Tel: 86.10.6804.2534 to 38 Fax: 86.10.6804.2521

#### France

Rungis Cedex Azzurri Technology France 22 Rue Saarinen Siliic 274 94578 Rungis Cedex Tel: 33.1.41806310 Fax: 33.1.41730340

# Germany

Haar **EBV Elektronik** Hans-Pinsel Str. 4 D-85540 Haar Tel: 49.89.4600980 Fax: 49.89.46009840

Munich Avnet Emg GmbH Stahlgruberring 12 81829 Munich Tel: 49.89.45110102 Fax: 49.89.42.27.75

Wuennenberg-Haaren **Peacock AG** Graf-Zepplin-Str 14 D-33181 Wuennenberg-Haaren Tel: 49.2957.79.1692 Fax: 49.2957.79.9341 Hong Kong Hong Kong AVT Industrial Ltd Unit 608 Tower 1

Cheung Sha Wan Plaza 833 Cheung Sha Wan Road Kowloon, Hong Kong Tel: 852.2428.0008 Fax: 852.2401.2105

#### Serial System (HK) Ltd

2301 Nanyang Plaza 57 Hung To Road, Kwun Tong Kowloon, Hong Kong Tel: 852.2995.7538 Fax: 852.2950.0386

#### India Bangalore Spike Technologies India Private Ltd 951, Vijayalakshmi Complex, 2nd Floor, 24th Main, J P Nagar II Phase, Bangalore, India 560078

Tel: 91.80.664.5530 Fax: 91.80.664.9748

# Israel

Tel Aviv Eastronics Ltd 11 Rozanis Street P.O. Box 39300 Tel Aviv 61392 Tel: 972.3.6458777 Fax: 972.3.6458666

## Japan

Tokyo Daito Electron Sogo Kojimachi No.3 Bldg 1-6 Kojimachi Chiyoda-ku, Tokyo 102-8730 Tel: 81.3.3264.0326 Fax: 81.3.3261.3984

# Global Electronics

**Corporation** Nichibei Time24 Bldg. 35 Tansu-cho Shinjuku-ku, Tokyo 162-0833 Tel: 81.3.3260.1411 Fax: 81.3.3260.7100 Technical Center Tel: 81.471.43.8200

## Marubeni Solutions

1-26-20 Higashi Shibuya-ku, Tokyo 150-0001 Tel: 81.3.5778.8662 Fax: 81.3.5778.8669

## Shinki Electronics

Myuru Daikanyama 3F 3-7-3 Ebisu Minami Shibuya-ku, Tokyo 150-0022 Tel: 81.3.3760.3110 Fax: 81.3.3760.3101 Yokohama-City Innotech 2-15-10 Shin Yokohama Kohoku-ku Yokohama-City, 222-8580 Tel: 81.45.474.9037 Fax: 81.45.474.9065

#### **Macnica Corporation**

Hakusan High-Tech Park 1-22-2 Hadusan, Midori-Ku, Yokohama-City, 226-8505 Tel: 81.45.939.6140 Fax: 81.45.939.6141

The Netherlands Eindhoven Acal Nederland b.v. Beatrix de Rijkweg 8 5657 EG Eindhoven Tel: 31.40.2.502602 Fax: 31.40.2.510255

Switzerland Brugg LSI Logic Sulzer AG Mattenstrasse 6a CH 2555 Brugg Tel: 41.32.3743232 Fax: 41.32.3743233

Taiwan Taipei Avnet-Mercuries Corporation, Ltd 14F, No. 145, Sec. 2, Chien Kuo N. Road Taipei, Taiwan, R.O.C. Tel: 886.2.2516.7303 Fax: 886.2.2505.7391

# Lumax International

Corporation, Ltd 7th FL, 52, Sec. 3 Nan-Kang Road Taipei, Taiwan, R.O.C. Tel: 886.2.2788.3656 Fax: 886.2.2788.3568

## **Prospect Technology**

**Corporation, Ltd** 4FI., No. 34, Chu Luen Street Taipei, Taiwan, R.O.C. Tel: 886.2.2721.9533 Fax: 886.2.2773.3756

#### Wintech Microeletronics Co., Ltd

7F., No. 34, Sec. 3, Pateh Road Taipei, Taiwan, R.O.C. Tel: 886.2.2579.5858 Fax: 886.2.2570.3123

# United Kingdom Maidenhead

Azzurri Technology Ltd 16 Grove Park Business Estate Waltham Road White Waltham Maidenhead, Berkshire SL6 3LW Tel: 44.1628.826826 Fax: 44.1628.829730

#### Milton Keynes Ingram Micro (UK) Ltd Garamonde Drive Wymbush Milton Keynes Buckinghamshire MK8 8DF Tel: 44.1908.260422

## Swindon

EBV Elektronik 12 Interface Business Park Bincknoll Lane Wootton Bassett, Swindon, Wiltshire SN4 8SY Tel: 44.1793.849933 Fax: 44.1793.859555

 Sales Offices with Design Resource Centers Find price and stock options from leading distributors for LSI53C1510 on Findchips.com:

https://findchips.com/search/LSI53C1510

Find CAD models and details for this part:

https://findchips.com/detail/lsi53c1510/LSI-Corporation