# YAMAHA'L SI **Provisional** # **V6377** (EPDC) #### **■ OUTLINE** The enhanced panel display controller (EPDC) is a high-level display controller with functions for controlling large-capacity flat panel displays (hereinafter simply "panels") and for controlling raster-scanning CRT displays. In addition, since application software written for CRTs can be used as is when the EPDC BIOS is used, portable and transportable computers with panels can be configured easily. (Display switching between CRT and panel as necessary is possible.) This EPDC is completely compatible with the IBM-PC enhanced graphics adapter (EGA). When a standard monitor is used, this compatibility requires no change to the BIOS or software whatsoever. Even if a non-standard monitor is used, compatibility can be achieved by simply setting the values of switches with the EPDC BIOS. There is no need to change the software at all. For example when an IBM monochrome monitor and 2-tone panel are used, color display software can be executed. (Monitors that can not display colors handle this with gray scaling and hatching.) In addition to EGA display capacity, the EPDC has expanded display functions, so it can also display 640 x 480 dots. It can also be easily configured for higher level display systems, with a built-in color look-up table (LUT) for color mapping. V 6377カタログ CATALOG No.: 1988.5 #### **■ FEATURES** - Since IBM EGA CRT-controller functions have been included, the EGA board function is realized with few parts. Furthermore, LCDs, plasma displays, and EL displays can be controlled as well. - The EPDC can be connected to the following CRTs: - · IBM monochrome display - · IBM color display - · IBM enhanced color display - NEC Multisync monitor (and models from other manufacturers that have the same functions) - The EPDC can be connected to panels (LCD, plasma, EL) with the following resolutions: - · 640 x 200 - · 320 x 200 - · 640 x 400 - · 640 x 480 - Eight 64K x 4 dynamic RAM chips or eight 32K x 8 static RAM chips can be used for video RAM (for a maximum of 256 KB) - Up to 16 colors can be displayed for 640 x 480 dots. - 1-screen panels and 2-screen panels can be used. - The duty cycle can be set as high as 1/512 when a 2-screen panel is used. - The AC signal for the LCD panel can be set freely in units of 1Horizontal scan (with a maximum pulse width of 1024H). - Data can be sent to the panel in parallel 4 or 8 bits at a time or serially. - Color liquid crystal displays can be used (320 x 200 dots by 8 colors) - 16-shade display is possible with panels and monochrome monitors. (Of these 16, 9 can be converted into 9 hatching patterns.) - Screen display position compensation is possible when using panels the same as for CRTs (Screen center can also be adjusted). - Multi-raster scan function (display taking into account the aspect ratio) - Built-in look-up table (LUT) for color mapping - CMOS, 128-pin QFP # **■ BLOCK DIAGRAM** V6377 # **■ PIN FUNCTIONS** | Signal | I/O | Number of pins | Pin function | | | | |--------|-----|----------------|------------------------------------------|--------|--|--| | A19-8 | I | 12 | CPU Address Bit 19-8 | | | | | AD7-0 | I/O | 8 | CPU Address/CPU Data bit 7-0 | | | | | CAMUX | I | 1 | Address and data MUX signal | | | | | DDIR | О | 1 | Data bus direction control | | | | | -ROMOE | О | 1 | BIOS ROM read out control | | | | | -DACK0 | I | 1 | CPU refresh timing | | | | | AEN | I | 1 | Address Enable | | | | | -MEMR | I | 1 | Control for read out from memory | | | | | -MEMW | I | 1 | Control for writing to memory | | | | | IOR | I | 1 | Control for read out from I/O registers | | | | | _IOW | I | 1 | Control for writing to I/O registers | | | | | RDY | О | 1 | Ready | | | | | -RESET | I | 1 | Power On Reset | | | | | IRQ | О | 1 | Interrupt Request | | | | | NMI | О | 1 | Non Maskable Interrupt | ; | | | | CLK3-0 | I | 4 | Clock input (14 MHz/16 MHz/25 MHz/other) | | | | | VDD | I | 2 | +5V | | | | | VSS | I | 4 | Ground | CPU | | | | LB3-0 | О | 4 | Panel display data (blue/top screen) | | | | | LG3-0 | О | 4 | Panel display data (green/bottom screen) | | | | | LR3-0 | О | 4 | anel display data (red) | | | | | SCK | О | 1 | anel shift clock | | | | | LC | О | 1 | anel data latch clock | | | | | FLM | О | 1 | Panel scan start signal | | | | | M | О | 1 | Panel AC signal | pannel | | | | LB3 | О | 1 | B1: secondary blue/monochrome output | | | | | LB2 | О | 1 | B0: primary blue output | | | | | LB1,0 | О | 2 | Non Connection | | | | | LG3 | О | 1 | G1: secondary green/intensity output | | | | | LG2 | О | 1 | G0: primary green output | | | | | LG1,0 | О | 2 | Non Connection | | | | | LR3 | О | 1 | R1: secondary red output | | | | | LR2 | О | 1 | R0: primary red output | | | | | LR1,0 | О | 2 | Non Connection | | | | | LC | О | 1 | HSY: horizontal sync signal | | | | | FLM | О | 1 | VSY: vertical sync signal | | | | | SCK | О | 1 | Non Connection | | | | | M | О | 1 | Non Connection | CRT | | | | Signal | I/O | Number<br>of pins | Pin function | | | | |---------|-----|-------------------|-------------------------------------------------------|------|--|--| | AA15-12 | I/O | 4 | VRAM Address for Plane 0 and 1 | | | | | AA11-0 | О | 12 | VRAM Address for Plane 0 and 1 | | | | | BA15-12 | О | 4 | VRAM Address for Plane 2 and 3 | | | | | BA11-0 | I/O | 12 | VRAM Address for Plane 2 and 3 | | | | | -CE3-0 | О | 4 | VRAM Chip Enable for Plane 3-0 | | | | | -WE | О | 1 | VRAM Write Enable | | | | | M0D7-0 | I/O | 8 | VRAM Data for Plane 0 | | | | | M1D7-0 | I/O | 8 | VRAM Data for Plane 1 | | | | | M2D7-0 | I/O | 8 | VRAM Data for Plane 2 | | | | | M3D7-0 | I/O | 8 | VRAM Data for Plane 3 | SRAM | | | | AA15 | I/O | 1 | -LPENSW: light pen switch input | | | | | AA14 | I/O | 1 | -LPENIN: light pen optical detection strobe input | | | | | AA13,12 | I/O | 2 | EAT1,0: Feature Code 1,0 | | | | | AA11-8 | О | 4 | Non Connection | | | | | AA7-0 | О | 8 | RAM Address for Plane 0 and 1 | | | | | BA15 | О | 1 | ATRS/-L: Attribute Shift/-Load for Feature Connector. | | | | | BA14 | О | 1 | BLANK: Blank for Feature Connector | | | | | BA13 | О | 1 | NTRNL: Disable Internal Video Drives | | | | | BA12 | 0 | 1 | -CAS: Column Address Strobe | | | | | BA11,10 | I/O | 2 | FC1,0: Feature Control bit 1,0 | | | | | BA9 | I/O | 1 | MUX: VRAM data external latch signal | | | | | BA8 | I/O | 1 | CPU: signal showing the DMA in the memory cycle | | | | | BA7-0 | I/O | 8 | VRAM Address for Plane 2 and 3 | | | | | -CE3-0 | 0 | 4 | -RAS3-0: Row Address Strobe for Plane 3-0 | DRAM | | | # For power on reset Signal | Signal | I/O | Number of pins | Pin function | | |--------|-----|----------------|------------------------------------------------|--| | BA11-8 | I/O | 4 | Configuration switch input Set-up switch input | | | BA7-0 | I/O | 8 | | | #### **■ PIN LAYOUT** #### ■ ELECTRICAL CHARACTERISTICS #### Absolute maximum ratings (with Vss = 0.0V as the standard) | Item | Code | Min. | Max. | Unit | |-------------------------------|------|------|----------------|------| | Power supply voltage | VDD | -0.3 | 7.0 | V | | Input voltage | Vi | -0.3 | $V_{DD} + 0.3$ | V | | Output voltage | Vo | -0.2 | VDD + 0.3 | V | | Operating ambient temperature | Тор | 0 | 70 | °C | | Storage temperature | Tstg | -50 | 125 | °C | ### Recommended operating conditions (with Vss = 0.0V as the standard) | Item | Code | Min. | Standard | Max. | Unit | |-------------------------------|------|------|----------|------|------| | Power supply voltage | VDD | 4.75 | 5.00 | 5.25 | V | | Operating ambient temperature | Тор | 0 | 25 | 70 | °C | | Low level input voltage* | VIL | | | 0.8 | v | | High level input voltage* | Vih | 2.0 | | | V | \*: except for clock input #### Pin capacitance Measurement conditions: $Top = 25.0^{\circ}C$ $V_{DD} = 5.00V$ $V_{IH} = 2.4V_{min}$ . $V_{IH} = 0.8V_{max}$ . Input signal frequency: 1.0MHz Except VDD and the pin being measured, perform measurement with connections made to GND. | Item | Code | Min. | Standard | Max. | Unit | |---------------------------------------------------------------------------|-----------------|------|----------|---------------|----------------| | Input pin capacitance Output pin capacitance Input/output pin capacitance | Сі<br>Со<br>Сіо | | | 8<br>10<br>12 | pF<br>pF<br>pF | ## DC characteristics (at recommended operating conditions) | Item | Code | Min. | Standard | Max. | Unit | |---------------------------|------|------------------|----------|------|------------| | High level output voltage | Vон | $IOH = -80\mu A$ | 2.4 | | V | | Low level output voltage | Vol | IoL = 1.6mA | | 0.4 | v | | Input leak current | IL | | -10 | 10 | μΑ | | Power supply current | IDD | | | | m <b>A</b> | #### **■ EXAMPLE OF SYSTEM CONFIGURATION (DRAM AND CRT)** #### ■ EXTERNAL DIAGRAM OF THE PACKAGE The specifications of this product are subject to improvement changes without prior notice. | <br>AGENO | CY | | |-----------|----|--| | | | | | | | | | | | | | | | | | <br> | | | # -YAMAHA CORPORATION- Address inquiries to: **Electronic System Division** ■ Toyooka Factory 203, Matsunokijima, Toyooka-mura, Iwata-gun, Shizuoka-ken, 438-01 Electronic Equipment business section Tel. 053962-4918 ■ Tokyo Office 3-4, Surugadai Kanda, Chiyoda-ku, Tokyo, 104 Ryumeikan Bldg. 4F Tel. 03-255-4481 ■ Osaka Office 1-16, Shin-ashiyashimo, Suita-shi, Osaka, 565 Tel. 06-877-7731 ■ U.S.A. YAMAHA International Corp. 6600 Orangethorp Ave.