# AMD Processor Recognition Application Note Publication # 20734 Rev: R Issue Date: June 2000 #### © 2000 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice. #### **Trademarks** AMD, the AMD logo, AMD Athlon, AMD Duron, and combinations thereof, 3DNow!, K86, and AMD-K5 are trademarks, and AMD-K6, Am486, and Am5 $_{\rm X}$ 86 are registered trademarks of Advanced Micro Devices, Inc. Microsoft, Windows, and Windows NT are registered trademarks of Microsoft Corporation. MMX is a trademark of Intel Corporation. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. ## **Contents** | Revision History | ⁄ii | |----------------------------------------------------------------------|----------| | AMD Processor Recognition | 1 | | Introduction | 1 | | The AMD Athlon <sup>TM</sup> Processor Model 1, Model 2, and Model 4 | | | CPUID Instruction Overview | 3 | | Testing for the CPUID Instruction | 4 | | Using CPUID Functions | 5 | | Identifying the Processor Vendor | 6 | | Testing For Extended Functions | 7 | | Determining the Processor Signature | 7 | | Identifying Supported Features | 9 | | Determining Instruction Set Support | 12<br>12 | | Code Samples | | | Example CPUID Code | 22<br>22 | | | 27 | | CPUID Instruction | 27 | | Standard Functions | | | Function 1 — Processor Signature and Standard Feature Flags | | | Exte | nded Functions 3 | |---------------------|--------------------------------------------------------------------------------------------------------------| | | Function 8000_0000h — Largest Extended Function Input Value | | | Function 8000_0001h — AMD Processor Signature and Extended Feature Flags | | | Functions 8000_0002h, 8000_0003h, and 8000_0004h — Processor Name String | | | Function 8000_0005h — L1 TLB/Cache Information for the AMD Athlon Processor and the AMD Duron Processor 3. | | | Function 8000_0005h — L1 Cache Information for AMD-K5 <sup>TM</sup> and All AMD-K6 <sup>®</sup> Processors | | | Function 8000_0006h — L2 TLB/L2 Cache Information for the AMD Athlon Processor and the AMD Duron Processor 3 | | | Function 8000_0006h — L2 Cache Information for the AMD-K6-III Processor | | | Associativity Field Definitions | | Appendix B Register | Values Returned by the AMD Family Processors 4 | | AMD | Athlon Processor and AMD Duron Processor Values 4 | | AMD | -K6 Processor Values | | Am4 | $86^{ ext{@}}, ext{Am5}_{ ext{X}}86^{ ext{@}}, ext{and AMD-K5 Processor Values}\dots 486^{ ext{@}}$ | *iv* Contents ## **List of Figures** | | | Contents of EAX Register Returned by Function 1 8 Contents of EAX Register Returned by Extended Function 8000_0001h | |------------|-----------|---------------------------------------------------------------------------------------------------------------------| | ist of Tab | les | | | | Table 1. | Summary of CPUID Functions in AMD Processors 6 | | | Table 2. | Summary of Processor Signatures for AMD Processors | | | Table 3. | Summary of Standard and Extended Feature Bits 9 | | | Table 4. | Processor Name Strings for the AMD Athlon <sup>TM</sup> Processor | | | Table 5. | Processor Name Strings for the AMD Duron <sup>TM</sup> Processor | | | Table 6. | Standard Feature Flag Descriptions for the AMD-K6®-2 and AMD-K6-III Processors | | | Table 7. | Standard Feature Flag Descriptions for the AMD Athlon and AMD Duron Processors | | | Table 8. | Extended Feature Flag Descriptions for the AMD-K6-2 and AMD-K6-III Processors | | | Table 9. | Extended Feature Flag Descriptions for the AMD Athlon and AMD Duron Processors | | | Table 10. | EAX Format Returned by Function 8000_0005h 36 | | | | EBX Format Returned by Function 8000_0005h 36 | | | Table 12. | ECX Format Returned by Function 8000_0005h 36 | | | Table 13. | EDX Format Returned by Function 8000_0005h 36 | | | Table 14. | EBX Format Returned by Function 8000_0005h 37 | | | Table 15. | ECX Format Returned by Function 8000_0005h 37 | | | Table 16. | EDX Format Returned by Function 8000_0005h 37 | | | Table 17. | EAX Format Returned by Function 8000_0006h 38 | | | Table 18. | EBX Format Returned by Function 8000_0006h 38 | | Table 19. | ECX Format Returned by Function 8000_0006h 39 | |-----------|-------------------------------------------------------------------------------------------| | Table 20. | ECX Format Returned by Function 8000_0006h for the AMD-K6-III Processor | | Table 21. | Associativity Values For L2 Caches and TLBs 40 | | Table 22. | Values Returned By the AMD Athlon and AMD Duron Processors | | Table 23. | Values Returned By AMD-K6 Processors 45 | | Table 24. | Values Returned By Am $486^{\$}$ , Am $5_X86^{\$}$ , and AMD-K $5^{\text{TM}}$ Processors | ## **Revision History** | Date | Rev | Description | |-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Added information about the AMD Duron™ processor throughout the document. | | luma 2000 | R | Revised "The AMD Athlon™ Processor Model 1, Model 2, and Model 4" on page 2. | | June 2000 | K | Added "The AMD Duron™ Processor" on page 2. | | | | Added Table 5, "Processor Name Strings for the AMD Duron™ Processor," on page 13. | | | | Added information about the AMD Athlon™ processor Model 4 throughout the document. | | | | Revised "The AMD Athlon™ Processor Model 1, Model 2, and Model 4" on page 2. | | | | Revised Table 4, "Processor Name Strings for the AMD Athlon™ Processor," on page 13. | | | | Added code sample to "Code Samples" on page 14. | | | | Added "Displaying the AMD Athlon™ or AMD Duron™ Processor Name String" on page 22 and "DisplayK7NameString Subroutine" on page 23. | | | | Revised information about bit 15 in Table 3, "Summary of Standard and Extended Feature Bits," on page 9. | | | | Revised name string for AMD Athlon™ processor Model 1 in Table 4, "Processor Name Strings for the AMD Athlon™ Processor," on page 13. | | June 2000 | Q | Made Table 6, "Standard Feature Flag Descriptions for the AMD-K6®-2 and AMD-K6®-III Processors," on page 30 is specific to these processors. | | | | Added Table 6, "Standard Feature Flag Descriptions for the AMD Athlon™ Processors," on page 31, which is specific to these processors. | | | | Clarified instruction family and generation being derived from function 1 and function 8000_0001 respectively. | | | | Made Table 8, "Extended Feature Flag Descriptions for the AMD-K6*-2 and AMD-K6*-III Processors," on page 33 is specific to these processors. | | | | Added Table 8, "Extended Feature Flag Descriptions for the AMD Athlon™ Processors," on page 34, which is specific to these processors. | | | | Revised Table 21, "Values Returned By the AMD Athlon™ Processor," on page 42. | | Dec 1999 | Р | Added the AMD Athlon processor Model 2 information throughout document. Model 1 refers to the AMD Athlon processor manufactured with 0.25-micron process technology and Model 2 refers to the AMD Athlon processor manufactured with 0.18-micron process technology. | | Nov 1999 | 0 | Clarified usage of "Code Samples" on page 14. | | INUV 1333 | | Added "Example Function Call" on page 22. | | August 1999 | N | Merged standard and extended feature bits into one table. See Table 3, "Summary of Standard and Extended Feature Bits," on page 9. | | 3 | | Revised Table 21, "Values Returned By the AMD Athlon™ Processor," on page 42. | Revision History vii | Date | Rev | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Added the AMD Athlon™ processor information throughout document. | | | | Added url www.amd.com/products/cpg/bin, where codes samples and utilities are available. | | August 1999 | М | Revised "Testing for the CPUID Instruction" on page 4. | | August 1999 | IVI | Revised "Determining Instruction Set Support" on page 10. | | | | Revised Tables 10 through 20 to cross-reference new section—"Associativity Field Definitions" on page 40. | | May 1999 | L | In Table 11 on page 18, changed function 8000_0001h EDX entries for Models 6 and 7 from 0080_01BFh to 0080_05BFh. | | May 1999 | L | Added note about the name string for the AMD-K6-2 processor to Table 11 on page 18. | | | | Added L2 cache information to Table 1 on page 4. | | | | Added Function 8000_0006h to "Displaying Cache Information" on page 10. | | Feb 1999 | K | Added Function 8000_0006h — L2 Cache Information and Table 10, "ECX Format Returned by Function 8000_0006h," on page 17. | | | | Added AMD-K6-III processor Model 9 values and three notes to Table 11 on page 18. | | Nov 1998 | | In "Standard Functions" on page 12, clarified AMD's vendor identification string stored in registers EBX, EDX, and ECX. | | 1400 1550 | J | In Table 11, "Values Returned By AMD-K6® Processors," on page 18, changed function 8000_0001h, EDX value for the AMD-K6 processor Model 7 and deleted note 2. | | May 1998 | ı | Revised "Functions 8000_0002h, 8000_0003h, and 8000_0004h — Processor Name String" on page 16. | | Ividy 1990 | ' | Added return values for AMD-K6 processor Model 9 to Table 10 on page 18. Divided Appendix B table into two separate tables. | | Jan 1998 | Н | Added revised bit 31 description and alternate test for AMD-K6-2 to "Identifying Supported Features" on page 6. | | | | Changed part names for AMD-K6 processor Models 8 and 9 in Table 2 on page 5. | | Dec 1997 | G | Added 3DNow!™ instructions feature (bit 31) to Table 4 on page 8 and Table 6 on page 15. | | | | Added AMD-K6®-2 processor return values to Table 12 on page 21. | | Sept 1997 | ept 1997 F Moved SYSCALL/SYSRET instruction feature bit (in extended feature function 8000_0001h) bit 10 to bit 11. See Table 6 on page 15 and Table 12 on page 21. | | | Sept 1997 | F | Added bit 31 to the extended feature function 8000_0001h for a new feature. See Table 4 on page 8 and Table 6 on page 15. | | Sept 1997 | F | Added support for AMD-K6® processor Models 7, 8, and 9 to Table 1 on page 4 and Table 2 on page 5. | | Sept 1997 | F | Added return values for AMD-K6 processor Model 7 to Table 12 on page 21. | **viii** Revision History # Application Note # **AMD Processor Recognition** #### Introduction Due to the increasing number of choices available in the x86 processor marketplace, the need for a simple way for hardware and software to identify the type of processor and its feature set has become critical. The CPUID instruction was added to the x86 instruction set for this purpose. This document contains information about using the CPUID instruction to test for extended features, such as an L2 cache on the AMD-K6<sup>®</sup>-III processor, and AMD Athlon<sup>TM</sup> processor, and AMD Duron<sup>TM</sup> processor. The CPUID instruction provides complete information about the processor (vendor, type, name, etc.) and its capabilities (features). After detecting the processor and its capabilities, software can be accurately tuned to the system for maximum performance and benefit to users. For example, software can roughly determine the performance level of a particular processor by detecting the type or speed of the processor. If the performance level is high enough, the software can enable additional capabilities or more advanced algorithms. Another example involves testing for the presence of 3DNow!<sup>TM</sup> or MMX<sup>TM</sup> instructions on the processor. If the software finds these features present when it checks the feature bits, it can utilize these more powerful extensions for dramatically better performance on new multimedia software. The code for determining the speed of AMD processors is located at the following url: http://www.amd.com/products/cpg/bin Introduction 1 #### The AMD Athlon™ Processor Model 1, Model 2, and Model 4 This section contains information about Model 1, Model 2, and Model 4 of the AMD Athlon processor. Model 1 refers to the AMD Athlon processor manufactured with 0.25-micron process technology. Model 2 refers to the AMD Athlon processor manufactured with 0.18-micron process technology. Model 4 refers to the AMD Athlon processor containing a performance-enhancing internal 256-Kbyte L2 cache and manufactured with 0.18-micron process technology. For more information, see Appendix A, "CPUID Instruction Definition" on page 27. #### The AMD Duron™ Processor The AMD Duron processor contains a performance-enhancing internal 64-Kbyte L2 cache and 128-Kbyte of L1 cache for a total of 192 Kbytes of internal cache. The processor is manufactured with 0.18-micron process technology. See Table 7 on page 31 for a list of supported standard features and Table 9 on page 34 for a list of supported extended features. 2 Introduction #### **CPUID Instruction Overview** Software operating at any privilege level can execute the CPUID instruction to identify the processor and its feature set. In addition, the CPUID instruction implements multiple functions, each providing different information about the processor, including the vendor, model number, revision (stepping), features, cache organization, and processor name. The multiple-function approach allows the CPUID instruction to return a complete picture about the type of processor and its capabilities—more detailed information than could be returned by a single function. In addition to gathering all the information by calling multiple functions, the CPUID instruction provides the flexibility of making only one call to obtain the specific data requested. The functions are divided into two types: standard functions and extended functions. Standard functions provide a simple method for software to access information common to all x86 processors. Extended functions provide information on extensions specific to a vendor's processor (for example, AMD family processors). The flexibility of the CPUID instruction allows for the addition of new CPUID functions in future generations of processors. Appendix A, "CPUID Instruction Definition" on page 27 contains a detailed description of the CPUID instruction. ## **Testing for the CPUID Instruction** Beginning with the Am486®DX4 processor, all AMD family processors support the CPUID instruction. To use the CPUID instruction, software must first determine if the processor supports the CPUID instruction. CPUID support is determined in one of the following ways: - Execute the CPUID instruction and check whether an illegal instruction exception occurs. If an exception occurs, the processor does not have CPUID support. - Check if the ID bit (bit 21) of the EFLAGS register is writable. If the bit is writable (that is, it can be modified), the CPUID instruction is supported. The operating system (OS) environment determines which approach is more appropriate. These techniques are described in the following sections. #### Illegal Instruction Exception Method This technique requires a way for a user program to detect and handle illegal instruction exceptions. Where such capabilities are present, this method represents a reliable way of detecting support for the CPUID instruction. The CPUID sample code starting on page 14 uses this approach. #### EFLAGS ID-Bit Method This technique retrieves the contents of EFLAGS using the PUSHFD instruction, toggles the ID bit, and uses the POPFD instruction to write the modified value of the ID bit into the EFLAGS register. It then retrieves the contents of EFLAGS using a second PUSHFD instruction and checks whether the value of the ID bit differs from the original value. If the value has changed, the CPUID instruction is available for identifying the processor and its features. The following code sample demonstrates the way a program uses the PUSHFD and POPFD instructions to test the ID bit. ``` pushfd : Save EFLAGS to stack : Store EFLAGS in EAX pop eax ; Save in EBX for testing later mov ebx, eax eax, 00200000h ; Switch bit 21 xor eax ; Copy changed value to stack push popfd : Save changed EAX to EFLAGS pushfd ; Push EFLAGS to top of stack : Store EFLAGS in EAX pop eax ; See if bit 21 has changed cmp eax, ebx NO_CPUID ; If no change, no CPUID jΖ ``` A potential problem with this approach is that an interrupt or a trap (such as a debug trap) can occur between the POPFD and the following PUSHFD, and that the interrupt or trap handler code destroys the value of the ID bit. Where possible, the above code should be preceded by a CLI instruction and followed by an STI instruction, which ensures that no interrupts occur between the POPFD and the PUSHFD. However, traps can still occur, even if the code is preceded by a CLI instruction and followed by an STI instruction. ## **Using CPUID Functions** When software uses the CPUID instruction to identify a processor, it is important that it uses the instruction appropriately. The instruction has been defined to make it easy to identify the type and features of x86 processors manufactured by many different vendors. The standard functions (EAX=0 and EAX=1) are the same for all processors. Having standard functions simplifies software's task of testing for and implementing features common to x86 processors. Software can test for these features and, as new x86 processors are released, benefit from these capabilities immediately. Extended functions are specific to a vendor's processor. These functions provide additional information about AMD processors that software can use to identify enhanced features and functions. To test for extended functions, software checks for a value of at least 8000\_0001h in the EAX register returned by function 8000\_0000h. Within AMD's family of processors, different members can execute a different number of functions. Table 1 on page 6 summarizes the CPUID functions currently implemented on AMD processors. **Table 1. Summary of CPUID Functions in AMD Processors** | Standard<br>Function | Extended<br>Function | Description | AMD-K5™<br>Processor<br>(Model 0),<br>Am486®DX4<br>and Am5 <sub>X</sub> 86®<br>Processors | AMD-K5<br>Processor<br>(Model 1,<br>2, and 3) | AMD-K6®<br>Processor<br>(Models 6, 7)<br>AMD-K6-2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | AMD Athlon™<br>Processor<br>(All) | AMD Duron™<br>Processor | |----------------------|----------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------|-----------------------------------|-------------------------| | 0 | - | Vendor String and Largest<br>Standard Function Value | Х | X | Х | Х | Х | Х | | 1 | _ | Processor Signature and<br>Standard Feature Bits | Х | Х | Х | Х | Х | Х | | _ | 8000_0000h | Largest Extended Function<br>Value | _ | Х | Х | Х | Х | Х | | _ | 8000_0001h | Extended Processor<br>Signature and Extended<br>Feature Bits | _ | Х | Х | Х | Х | Х | | _ | 8000_0002h | Processor Name | _ | Х | Х | Χ | Х | Х | | _ | 8000_0003h | Processor Name | _ | Х | Х | Х | Х | Х | | _ | 8000_0004h | Processor Name | _ | Х | Х | Χ | Х | Χ | | _ | 8000_0005h | L1 TLB*/Cache Information | _ | Х | Х | Х | Х | Х | | –<br>Notes: | 8000_0006h | L2 TLB/Cache Information | _ | - | _ | Х | Х | Х | Future versions of these processors may implement additional functions. Appendix A, "CPUID Instruction Definition" on page 27 contains detailed descriptions of the functions. ## **Identifying the Processor Vendor** Software must execute the standard function EAX=0. The CPUID instruction returns a 12-character string that identifies the processor's vendor. The instruction also returns the largest standard function input value defined for the CPUID instruction on the processor. For AMD processors, function 0 returns a vendor string of "AuthenticAMD". This string informs the software to follow AMD's definition for subsequent CPUID functions and the registers returned for those functions. Once the software identifies the processor's vendor, it knows the definition for all the functions supplied by the CPUID instruction. By using these functions, the software obtains the processor information needed to properly tune its functionality to the capabilities of the processor. TLB = translation lookaside buffer. ## **Testing For Extended Functions** Software must test for extended functions with function 8000\_0000h. The EAX register returns the largest extended function input value defined for the CPUID instruction on the processor. If this value is at least 8000\_0001h, extended functions are supported. With one exception, the AMD extended feature flags include all the information provided in the standard feature flags as well as indicators for the additional AMD processor-specific feature enhancements. The duplication of standard feature bits within the extended feature bits can minimize the number of function calls required by software. The exception is bit 11, which indicates that the SYSENTER and SYSEXIT instructions are supported in the standard features and that the SYSCALL and SYSRET instructions are supported in the extended features. ## **Determining the Processor Signature** Standard function 1 (EAX=1) of the CPUID instruction returns the standard processor signature and feature bits. The standard processor signature is returned in the EAX register and provides information regarding the specific revision (stepping) and model of the processor and the instruction family level supported by the processor. The revision level can be used to determine if the processor supports specific features. However, it is not recommended that the revision level be used in this manner unless this information is not available through the standard or extended feature bits. All AMD-K6 processor models belong to instruction family 5 (as returned in EAX by function 1). All AMD Athlon processor models and the AMD Duron processor belong to instruction family 6 (as returned in EAX by function 1). Figure 1 on page 8 shows the contents of the EAX register obtained by function 1. Table 2 on page 8 summarizes the specific processor signature values returned for AMD processors. Figure 1. Contents of EAX Register Returned by Function 1 **Table 2. Summary of Processor Signatures for AMD Processors** | Processor | Instruction<br>Family [11:8] | Model <sup>1</sup><br>[7:4] | Stepping ID <sup>2</sup> [3:0] | |--------------------------------------------------------------------|------------------------------|-----------------------------|--------------------------------| | Am486 <sup>®</sup> and Am5 <sub>X</sub> 86 <sup>®</sup> Processors | 0100b (4h) | уууу | XXXX | | AMD-K5™ Processor (Model 0) | 0101b (5h) | 0000b (0h) | xxxx | | AMD-K5 Processor (Model 1) | 0101b (5h) | 0001b (1h) | XXXX | | AMD-K5 Processor (Model 2) | 0101b (5h) | 0010b (2h) | XXXX | | AMD-K5 Processor (Model 3) | 0101b (5h) | 0011b (3h) | XXXX | | AMD-K6 <sup>®</sup> Processor (Model 6) | 0101b (5h) | 0110b (6h) | XXXX | | AMD-K6 Processor (Model 7) | 0101b (5h) | 0111b (7h) | XXXX | | AMD-K6-2 Processor (Model 8) | 0101b (5h) | 1000b (8h) | XXXX | | AMD-K6-III Processor (Model 9) | 0101b (5h) | 1001b (9h) | XXXX | | AMD Athlon™ Processor (Model 1) | 0110b (6h) | 0001b (1h) | XXXX | | AMD Athlon™ Processor (Model 2) | 0110b (6h) | 0010b (2h) | XXXX | | AMD Athlon™ Processor (Model 4) | 0110b (6h) | 0100b (4h) | xxxx | | AMD Duron™ Processor | 0110b (6h) | 0011b (3h) | XXXX | #### Notes: - 1. Contact your AMD representative for Model identifier information. - 2. Contact your AMD representative for the latest stepping information. ## **Identifying Supported Features** The feature bits are returned in the EDX register for two CPUID functions—standard function 1 and extended function 8000\_0001h. Each bit corresponds to a specific feature and indicates if that feature is present on the processor. Table 3 summarizes the standard and extended feature bits. **Table 3. Summary of Standard and Extended Feature Bits** | Bit <sup>1</sup> | Feature | Feature Description S | | Extended <sup>2</sup> | |------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----|-----------------------| | 0 | Floating-Point Unit | A floating-point unit is available. | 1 | 1 | | 1 | Virtual Mode Extensions | Virtual mode extensions are available. | 1 | 1 | | 2 | Debugging Extensions | I/O breakpoint debug extensions are supported. | 1 | 1 | | 3 | PSE (Page Size Extensions) | 4-Mbyte pages are supported. | 1 | 1 | | 4 | Time Stamp Counter<br>(with RDTSC and CR4 disable bit) | A time stamp counter is available in the processor, and the RDTSC instruction is supported. | 1 | 1 | | 5 | K86™ Family of Processors'<br>Model-Specific Registers (with<br>RDMSR and WRMSR) | The K86 model-specific registers are available in the processor, and the RDMSR and WRMSR instructions are supported. | 1 | 1 | | 6 | PAE (Page Address Extensions) | Page address extensions are supported using an 8-byte directory entry. | 1 | 1 | | 7 | MCE (Machine Check Exception) | The machine check exception is supported. | 1 | 1 | | 8 | CMPXCHG8B Instruction | The CMPXCHG8B instruction is supported. | 1 | 1 | | 9 | APIC | A local APIC unit is available. | 03 | 0 <sup>3</sup> | | 11 | SYSENTER/SYSEXIT Instructions | The SYSENTER and SYSEXIT instructions are supported. | 1 | 0 | | 11 | SYSCALL and SYSRET Instructions The SYSCALL and SYSRET instructions are associated extensions are supported. | | 0 | 1 | | 12 | MTRR (Memory Type Range<br>Registers) | Memory type range registers are available. | 1 | 1 | | 13 | Global Paging Extension | Global paging extensions are available. | 1 | 1 | | 14 | MCA (Machine Check Architecture) | Machine check architecture is supported | 1 | 1 | | 15 | Conditional Move Instructions | The conditional move instructions, CMOV and FCMOV, are supported. The FCOMI instruction is also supported. | 1 | 1 | | 16 | PAT (Page Attribute Table) | The Page attribute tables are supported. | 1 | 1 | #### Note: - 1. Appendix A, "CPUID Instruction Definition" on page 27 contains details on bit locations and values. - 2. Bit definitions: 0 = No Support, 1 = Support - 3. BIOS must enable the local APIC. Table 3. Summary of Standard and Extended Feature Bits (continued) | Bit <sup>1</sup> | Feature | Description | Standard <sup>2</sup> | Extended <sup>2</sup> | |------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------| | 17 | PSE-36 (Page Size Extension) | Page size extensions for 36-bit addresses are supported using a 4-byte directory entry. | 1 | 1 | | 22 | AMD Multimedia Instruction<br>Extensions | AMD additions to the original MMX™ instruction set are supported. | 0 | 1 | | 23 | MMX™ Instructions The MMX instruction set is supported. | | 1 | 1 | | 24 | FXSAVE/FXRSTOR Fast floating-point save and restore is supported. | | 1 | 1 | | 30 | AMD 3DNow!™ Instruction<br>Extensions | Extensions to the 3DNow! instruction set are supported. | 0 | 1 | | 31 | 3DNow! Instructions | 3DNow! instructions are supported. | 0 | 1 | #### Note: - 1. Appendix A, "CPUID Instruction Definition" on page 27 contains details on bit locations and values. - 2. Bit definitions: 0 = No Support, 1 = Support - 3. BIOS must enable the local APIC. Before using any of the enhanced features added to the latest generation of processors, software should test each feature bit returned by functions 1 and 8000\_0001h to identify the capabilities available on the processor. For example, software must test feature bit 23 to determine if the processor executes the MMX technology instructions. Attempting to execute an unavailable feature can cause errors and exceptions. Bit 31, as returned by extended function 8000\_0001h, designates the presence of 3DNow! technology. Other processor vendors have adopted this technology, so bit 31 is now considered an open standard. Appendix A, "CPUID Instruction Definition" on page 27 and Appendix B, "Register Values Returned by the AMD Family Processors" on page 41 contain details on bit locations and values. #### **Determining Instruction Set Support** It is preferable to use CPUID feature flags as much as possible, rather than deriving capabilities from vendor specifiers combined with CPUID model numbers. The AMD Athlon processor and AMD Duron processor have two new sets of powerful extensions to the x86 instruction set—3DNow! instruction extensions and multimedia enhancement extensions. See the AMD Additions to the 3DNow!<sup>TM</sup> and MMX<sup>TM</sup> Instruction Sets Manual, order# 22466 for more information about these 24 new instructions. To simplify the detection of the new instructions and the original 3DNow! and MMX instructions, use the following algorithm. A code sample using the CPUID instruction to identify the processor and its features is available from AMD's website at http://www.amd.com/products/cpg/bin/cpuid\_ex.zip. There are other ways to implement detection besides the way shown in the sample. #### **CPUID Test** 1. Establish that the processor has support for CPUID. See "Testing for the CPUID Instruction" on page 4. #### Standard Function Test - 2. Execute CPUID function 0, which returns the processor vendor string and the highest standard function supported. Save the vendor string for a later comparison. (See step 9.) - 3. If step 2 indicates that the highest standard function is at least 1, execute CPUID function 1, which returns the standard feature flags in the EDX register. #### **MMX Test** 4. If bit 23 of the standard feature flags is set to 1, MMX technology is supported. MMX instruction support is the basic minimum processor feature required to support other instruction extensions. #### **Optional SSE Test** 5. Optionally, if bit 25 of the standard feature flags is set, the processor has streaming SIMD extensions (SSE) capabilities. Further qualification of SSE is done by checking for OS support. SSE support might be present in the processor, but not usable due to a lack of OS support for the additional architected registers. ## **Extended Functions Test** - 6. Execute CPUID extended function 8000\_0000h. This function returns the highest extended function supported in EAX. If EAX=0, there is no support for extended functions. - 7. If the highest extended function supported is at least 8000\_0001h, execute CPUID function 8000\_0001h. This function returns the extended feature flags in EDX. #### 3DNow! Instruction Test 8. If bit 31 of the extended feature flags is set to 1, the 3DNow! instructions are supported. #### **Vendor Check** 9. If the previously saved vendor string (see step 2) contains "AuthenticAMD", continue on to the next step. #### 3DNow! Extensions Test 10. If bit 30 of the extended feature flags is set to 1, the additions to the 3DNow! instruction set are supported. #### **MMX Extensions Test** 11.If bit 22 of the extended feature flags is set to 1, the new multimedia enhancement instructions that augment the MMX instruction set are supported. #### **AMD Processor Signature (Extended Function)** Extended function 8000\_0001h returns the AMD processor signature. The signature is returned in the EAX register and provides generation, model, and stepping information for AMD processors. Figure 2 on page 12 shows the contents returned in the EAX register. Figure 2. Contents of EAX Register Returned by Extended Function 8000\_0001h ### **Displaying the Processor Name** Functions 8000\_0002h, 8000\_0003h, and 8000\_0004h return an ASCII string containing the name of the processor. These functions eliminate the need for software to search for the processor name in a lookup table, a process requiring a large block of memory and frequent updates. Instead, software can simply call these three functions to obtain the name string (48 ASCII characters in little endian format) and display it on the screen. Although the name string can be up to 48 characters in length, shorter names have the remaining byte locations filled with the ASCII NULL character (00h). To simplify the display routines and avoid using screen space, software only needs to display characters until a NULL character is detected. **Note:** The AMD Athlon<sup>TM</sup> processor (Models 2 and 4) returns the processor name string AMD Athlon(tm) Processor. This name string is different that the one returned for the AMD Athlon processor (Model 1). See "Displaying the AMD Athlon<sup>TM</sup> or AMD Duron<sup>TM</sup> Processor Name String" on page 22 for an example of how to properly obtain and display the processor name string. Table 4 summarizes the name strings returned for the AMD Athlon processor Models 1, 2, and 4. **Table 4.** Processor Name Strings for the AMD Athlon™ Processor | Processor | Name String | |---------------------------------|--------------------------| | AMD Athlon™ Processor (Model 1) | AMD-K7(tm) Processor | | AMD Athlon™ Processor (Model 2) | AMD Athlon(tm) Processor | | AMD Athlon™ Processor (Model 4) | AMD Athlon(tm) Processor | Table 5 summarizes the name strings returned for the AMD Duron processor. Table 5. Processor Name Strings for the AMD Duron™ Processor | Processor | Name String | |----------------------|-------------------------| | AMD Duron™ Processor | AMD Duron(tm) Processor | ## **Displaying Cache Information** Functions 8000\_0005h and 8000\_0006h provide cache information for the processor, although function 8000\_0006h is only supported on the AMD Athlon processor, the AMD Duron processor, and the AMD-K6®-III processor Model 9. Some diagnostic software displays information about the system and the processor's configuration. It is common for this type of software to provide cache size and organization of information. Functions 8000\_0005h and 8000\_0006h provide a simple way for software to obtain information about the on-chip cache and translation lookaside buffer (TLB) structures. The size and organization information is returned in the registers as described in Appendix A on page 27. Software can simply display these values, eliminating the need for large pieces of code to test the memory structures. ## **Code Samples** Developers who want to create their own processor-features detection code should follow the sample code described in "Example CPUID Code". A more elaborate function call, which detects the full range of CPUID information, is provided as sample code in "Example Function Call" on page 22. #### **Example CPUID Code** Developers who want to create their own processor detection program should follow the algorithm in the "cpuid\_ex" program. The code sample is available from AMD's website at the following url: http://www.amd.com/products/cpg/bin/cpuid\_ex.zip The source code is included, along with an executable that was compiled with Microsoft<sup>®</sup> Visual Studio C/C++ Versions 5 and 6. This example provides a simple algorithm for the developer to follow and can be accommodated by many different processors. The source code, cpuid\_ex.c, follows the recommendations described in this document. To display a list of supported features for the processor, run the program by typing cpuid\_ex in a Microsoft Windows<sup>®</sup> 95, Windows<sup>®</sup> 98, or Windows NT<sup>®</sup> 4.0 DOS window. For convenience, the example CPUID code is displayed below. ``` /* The following code follows the guidelines described in this document. It is meant to serve as only an example, as there are other ways to accomplish processor detection. */ #include <stdio.h> #include <excpt.h> /* Symbolic constants for feature flags in CPUID standard feature flags */ #define CPUID STD FPU 0x0000001 #define CPUID STD VME 0x00000002 #define CPUID_STD_DEBUGEXT 0 \times 000000004 #define CPUID STD 4MPAGE 0x00000008 #define CPUID STD TSC 0x0000010 #define CPUID STD MSR 0x00000020 #define CPUID STD PAE 0x00000040 #define CPUID STD MCHKXCP 0x00000080 #define CPUID STD CMPXCHG8B 0x00000100 #define CPUID_STD_APIC 0x00000200 #define CPUID STD SYSENTER 0x00000800 #define CPUID STD MTRR 0x00001000 #define CPUID STD GPE 0x00002000 #define CPUID_STD_MCHKARCH 0x00004000 #define CPUID STD CMOV 0x00008000 #define CPUID STD PAT 0x00010000 #define CPUID STD PSE36 0x00020000 #define CPUID STD MMX 0x00800000 #define CPUID STD FXSAVE 0x01000000 #define CPUID_STD_SSE 0x02000000 /* Symbolic constants for feature flags in CPUID extended feature flags */ #define CPUID EXT 3DNOW 0x80000000 #define CPUID EXT AMD 3DNOWEXT 0x40000000 #define CPUID EXT AMD MMXEXT 0x00400000 /* Symbolic constants for application specific feature flags */ #define FEATURE CPUID 0x0000001 #define FEATURE_STD_FEATURES 0x0000002 #define FEATURE_EXT_FEATURES 0x00000004 #define FEATURE TSC 0x0000010 #define FEATURE MMX 0x00000020 #define FEATURE CMOV 0x00000040 #define FEATURE_3DNOW 0x00000080 #define FEATURE_3DNOWEXT 0x00000100 #define FEATURE MMXEXT 0x00000200 #define FEATURE SSEFP 0x00000400 #define FEATURE_K6_MTRR 0x00000800 #define FEATURE P6 MTRR 0x00001000 ``` \*/ ``` /* Older compilers do not support the CPUID instruction in inline assembly */ #define cpuid _asm _emit 0x0f _asm _emit 0xa2 /* get_feature_flags extracts all features the application wants to know about from CPUID information and returns a bit string of application specific feature bits. The following design criteria apply: ``` - 1. Processor capabilities should be directly derived from CPUID feature bits wherever possible, instead of being derived from vendor strings and processor signatures. However, some features are not indicated by CPUID feature flags (whether basic or extended) and do require looking at vendor strings and processor signatures. Applications may also choose to implement pseudo capabilities, for example indicating performance levels. - 2. The basic feature flags returned by CPUID function #1 are compatible across all x86 processor vendors with very few exceptions and therefore common feature checks for things like MMX or TSC support do not require a vendor check before evaluating the basic feature flag information. If unsure about a particular feature, review the processor vendor's literature. - 3. 3DNow! technology is an open standard. Therefore 3DNow! instruction capabilities are indicated by bit 31 in the extended feature flags regardless of processor vendor. - 4. Applications should always treat the floating-point part of SSE and the MMX part of SSE as separate capabilities because SSE FP requires OS support that might not be available, while SSE MMX works with all operating systems. unsigned int get feature flags(void) unsigned int result unsigned int signature = 0; = "UnknownVendr"; /\* Needs to be exactly 12 chars \*/ char vendor[13] /\* Define known vendor strings here \*/ = "AuthenticAMD"; /\* Needs to be exactly 12 chars \*/ char vendorΑMD[13] ;; Step 1: Check if processor has CPUID support. The processor faults ;; with an illegal instruction exception if the instruction is not ;; supported. This step catches the exception and immediately returns ;; with feature string bits with all Os, if the exception occurs. try { \_\_asm xor eax, eax \_\_asm xor ebx, ebx ``` ecx, ecx __asm xor edx. edx asm xor __asm cpuid __except (EXCEPTION_EXECUTE_HANDLER) { return (0); result |= FEATURE CPUID; asm { ;; Step 2: Check if CPUID supports function 1 (signature/std features) ; CPUID function #0 xor eax, eax ; largest std func/vendor string cpuid mov dword ptr [vendor]. ebx dword ptr [vendor+4], edx mov vendor dword ptr [vendor+8], ecx mov string ; largest standard function==0? test eax, eax ; yes, no standard features func $no standard features jΖ [result], FEATURE_STD_FEATURES; does have standard features or ;; Step 3: Get standard feature flags and signature eax. 1 : CPUID function #1 mov cpuid ; get signature/std feature flgs mov [signature], eax ; save processor signature ;; Step 4: Extract desired features from standard feature flags ;; Check for time stamp counter support ecx, CPUID STD TSC ; bit 4 indicates TSC support mov and ecx. edx ; supports TSC ? CPUID STD TSC:0 ; supports TSC ? CY : NC neg есх ; supports TSC ? Oxffffffff:0 sbb ecx, ecx ecx, FEATURE TSC ; supports TSC ? FEATURE TSC:0 and or [result], ecx ; merge into feature flags ;; Check for MMX support ecx, CPUID STD MMX ; bit 23 indicates MMX support mov and ecx. edx ; supports MMX ? CPUID STD MMX:0 ``` ``` ; supports MMX ? CY : NC neg есх sbb ecx. ecx : supports MMX ? Oxffffffff:0 ecx, FEATURE_MMX ; supports MMX ? FEATURE_MMX:0 and [result], ecx ; merge into feature flags or ;; Check for CMOV support ecx, CPUID_STD_CMOV mov ; bit 15 indicates CMOV support ; supports CMOV?CPUID STD CMOV:0 and ecx, edx nea ; supports CMOV ? CY : NC есх ecx. ecx ; supports CMOV ? Oxffffffff:0 sbb ecx, FEATURE CMOV ; supports CMOV ? FEATURE CMOV:0 and [result], ecx ; merge into feature flags or ;; Check support for P6-style MTRRs ecx, CPUID STD MTRR ; bit 12 indicates MTRR support m o v ecx, edx ; supports MTRR?CPUID STD MTRR:0 and ; supports MTRR ? CY : NC neg есх ; supports MTRR ? Oxffffffff:0 sbb ecx. ecx ecx, FEATURE P6 MTRR ; supports MTRR ? FEATURE MTRR:0 and [result], ecx ; merge into feature flags ;; Check for initial SSE support. There can still be partial SSE ;; support. Step 9 will check for partial support. ecx, CPUID STD SSE ; bit 25 indicates SSE support mov and ecx, edx ; supports SSE ? CPUID STD SSE:0 ; supports SSE ? CY : NC neg есх sbb ; supports SSE ? Oxffffffff:0 ecx, ecx and ecx, (FEATURE MMXEXT+FEATURE SSEFP); supports SSE? ; FEATURE MMXEXT+FEATURE SSEFP:0 [result], ecx ; merge into feature flags or ;; Step 5: Check for CPUID extended functions ; extended function 0x80000000 eax, 0x80000000 mov cpuid : largest extended function eax, 0x80000000 ; no function > 0x80000000 ? cmp $no_extended_features ; yes, no extended feature flags ibe [result], FEATURE_EXT_FEATURES; does have ext. feature flags ;; Step 6: Get extended feature flags eax, 0x80000001 ; CPUID ext. function 0x80000001 mov cpuid ; EDX = extended feature flags ``` \$has\_mmxext: ``` ;; Step 7: Extract vendor independent features from extended flags :: Check for 3DNow! instruction support (vendor independent) ; bit 31 indicates 3DNow! support mov ecx, CPUID_EXT_3DNOW ; supports 3DNow! ?CPUID_EXT_3DNOW:0 and ecx, edx ; supports 3DNow! ? CY : NC neg есх sbb ecx. ecx ; supports 3DNow! ? Oxffffffff:0 ; support 3DNow!?FEATURE 3DNOW:0 ecx, FEATURE 3DNOW and [result], ecx ; merge into feature flags or ...... ;; Step 8: Determine CPU vendor esi, vendorAMD ; AMD's vendor string 1ea 1ea edi, vendor ; this CPU's vendor string mov ecx. 12 : strings are 12 characters cld ; compare lowest to highest cmpsb ; current vendor string == AMD's ? repe ; no, CPU vendor is not AMD $not AMD jnz ;; Step 9: Check AMD specific extended features ; bit 30 indicates 3DNow! ext. ecx, CPUID EXT AMD 3DNOWEXT mov and ecx, edx : 3DNow! ext? nea : 3DNow! ext ? CY : NC есх ; 3DNow! ext ? Oxffffffff : 0 ecx, ecx sbb ecx, FEATURE_3DNOWEXT ; 3DNow! ext?FEATURE_3DNOWEXT:0 and [result], ecx ; merge into feature flags or [result], FEATURE MMXEXT ; determined SSE MMX support? test inz $has mmxext ; yes, don't need to check again ;; Check support for AMD's multimedia instruction set additions ecx, CPUID EXT AMD MMXEXT ; bit 22 indicates MMX extension mov and ecx. edx ; MMX ext?CPUID EXT AMD MMXEXT:0 ; MMX ext? CY : NC neg есх ecx, ecx : MMX ext? Oxffffffff : 0 sbb and ecx. FEATURE MMXEXT : MMX ext ? FEATURE MMXEXT:0 or [result], ecx ; merge into feature flags ``` ``` ;; Step 10: Check AMD-specific features not reported by CPUID ;; Check support for AMD-K6 processor-style MTRRs mov eax, [signature]; get processor signature eax, OxFFF; extract family/model/stepping and eax, 0x588; CPU < AMD-K6-2/CXT ? CY : NC cmp sbb edx, edx; CPU < AMD-K6-2/CXT ? Oxffffffff:0 edx ; CPU < AMD-K6-2/CXT ? 0:0xffffffff not cmp eax, 0x600; CPU < AMD Athlon? CY: NC sbb ecx, ecx; CPU < AMD-K6 ? Oxffffffff:0 ecx, edx; (CPU \ge AMD - K6 - 2/CXT) \&\& and ; (CPU<AMD Athlon) ? Oxffffffff:0 ecx, FEATURE_K6_MTRR; (CPU>=AMD-K6-2/CXT)&& and ; (CPU<AMD Athlon) ? FEATURE K6 MTRR:0 [result], ecx ; merge into feature flags or imp $all done; desired features determined $not AMD: /* Extract features specific to non AMD CPUs */ $no_extended_features: $no standard features: $all done: /* The FP part of SSE introduces a new architectural state and therefore requires support from the operating system. So even if CPUID indicates support for SSE FP, the application might not be able to use it. If CPUID indicates support for SSE FP, check here whether it is also supported by the OS, and turn off the SSE FP feature bit if there is no OS support for SSE FP. Operating systems that do not support SSE FP return an illegal instruction exception if execution of an SSE FP instruction is performed. Here, a sample SSE FP instruction is executed, and is checked for an exception using the (non-standard) __try/__except mechanism of Microsoft Visual C. */ if (result & FEATURE SSEFP) { __try { __asm _emit 0x0f __asm _emit 0x56 asm emit 0xC0 ;; orps xmm0, xmm0 return (result); ``` ``` __except (EXCEPTION_EXECUTE_HANDLER) { return (result & (~FEATURE SSEFP)): else { return (result); /* The sample "application" */ int main (void) unsigned int capabilities = get feature flags(); printf ("features = \%08x\n", capabilities); %c\n", printf ("CPU supports CPUID: capabilities & FEATURE_CPUID ? 'y' : 'n'): printf ("CPU supports CPUID STD: %c\n", capabilities & FEATURE_STD_FEATURES ? 'y' : 'n'); printf ("CPU supports CPUID EXT: %c\n", capabilities & FEATURE EXT FEATURES ? 'y' : 'n'); printf ("CPU supports TSC: %c\n", capabilities & FEATURE_TSC ? 'y' : 'n'); %c\n". printf ("CPU supports CMOV: capabilities & FEATURE_CMOV ? 'y' : 'n'); printf ("CPU supports MMX: capabilities & FEATURE MMX ? 'y' : 'n'); printf ("CPU supports 3DNOW: %c\n". capabilities & FEATURE 3DNOW ? 'y' : 'n'); printf ("CPU supports 3DNOW_EXT: %c\n" capabilities & FEATURE_3DNOWEXT ? 'y' : 'n'); printf ("CPU supports AMD-K6-MTRR: %c\n" capabilities & FEATURE_K6_MTRR ? 'y' : 'n'); printf ("CPU supports P6-MTRR: %c\n" capabilities & FEATURE P6 MTRR ? 'y' : 'n'); printf ("CPU supports SSE MMX: %c\n", capabilities & FEATURE_MMXEXT ? 'y' : 'n'); printf ("CPU supports SSE FPU: %c\n" capabilities & FEATURE SSEFP ? 'y' : 'n'); return (0); ``` #### **Example Function Call** This code sample detects the full range of CPUID information and allows the user to query capabilities through a simple function call. The code sample is available from AMD's website at the following url: http://www.amd.com/products/cpg/bin/getcpu\_caps.zip The zip file contains two files—DETECT.C and ADETECT.H. Follow these steps to use the function call: - 1. Copy DETECT.C and ADETECT.H into your project directory - 2. Add DETECT.C to your source project Now the user can make calls to GetCPUCaps() in any module that includes ADETECT.H. Add the function call with the following statement: #include "ADETECT.H" This source code compiles under Microsoft Visual Studio C/C++ Versions 5 and 6. #### Displaying the AMD Athlon™ or AMD Duron™ Processor Name String All AMD Athlon and AMD Duron processors support CPUID extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h. These functions return an ASCII string containing the name of the processor. These functions eliminate the need for software to search for the processor name in a look-up table. Instead, software can simply call these three functions to obtain the name string (up to 48 ASCII characters in little-endian format) and display it on the screen. The character string is terminated with a 00h (ASCII null character). The following code samples illustrate methods that can be used to display the processor name string as required by the AMD Athlon and AMD Duron processor branding strategy. #### **DisplayK7NameString Subroutine** The AMD Athlon and AMD Duron processor name string can be displayed by calling the subroutine DisplayK7NameString. The following code sample displays the processor name string. ``` ; DisplayK7NameString: : Returns: cf=0 all 48 possible characters displayed cf=1 end of string reached DisplayK7NameString proc near ; push eax push ebx push ecx push edx K7_CPUID 80000002h call DisplayK7NameSubstring; jс ;End of string? K7_CPUID 8000003h call DisplayK7NameSubstring; @f ;End of string? jс K7 CPUID 80000004h call DisplayK7NameSubstring; @@: pop edx есх pop pop ebx pop eax ret DisplayK7NameString endp ``` #### **K7 CPUID** K7\_CPUID is an AMD macro that generates a CPUID instruction and, optionally, loads the EAX register with the specified function number. ``` K7_CPUID macro cpuidindex IFNB <cpuidindex> mov eax, cpuidindex ENDIF Db OFh, OA2h ;CPUID instruction endm ``` #### Using K7CPUID, the following line of code: ``` K7_CPUID 80000002h ``` #### generates the following instructions: ``` mov eax, 80000002h CPUID ``` #### **DisplayK7NameSubstring** The DisplayK7NameSubstring subroutine is called up to three times to display the ASCII characters returned by each CPUID function call. ``` ; DisplayK7NameSubstring: : Returns: cf=0 no errors cf=1 end of string reached DisplayK7NameSubstring proc near; Displays eax, ebx, ecx, edx call DisplayEaxAscii ; eax jс @f ;End of string? xchg eax, ebx call DisplayEaxAscii; ebx @f ;End of string? jс xchg eax, ecx call DisplayEaxAscii ; ecx ;End of string? @f xchg eax, edx call DisplayEaxAscii ; edx @@: ret DisplayK7NameSubstring endp ``` #### DisplayEaxAscii The DisplayK7NameSubstring subroutine calls the DisplayEaxAscii subroutine up to four times. DisplayEaxAscii displays the four bytes of the EAX register as ASCII characters starting with the least-significant byte (little endian). The subroutine DisplayAlChar used in the example is a generic name for a subroutine that displays the value in the AL register as an ASCII character. This type of subroutine is common to all BIOS under a variety of names. ``` ______ DisplayEaxAscii: : Returns: cf=0 no errors cf=1 end of string reached DisplayEaxAscii proc near ; push eax push cx mov cx, 4 or al, al ;End of string? @@: ;(assume end of string) stc ror eax, 8 ;next char in al loop @b ;repeat clc ;Restore regs @@ · pop cx eax pop ret DisplayEaxAscii endp ; ``` 20734R-June 2000 # **Appendix A** ## **CPUID Instruction Definition** This appendix contains a detailed description of the CPUID instruction. #### **CPUID Instruction** | mnemonic | opcode | description | |----------------------------------------------------------------------------|---------------------------------------|--------------------------------------------| | CPUID Privilege: Registers Affected: Flags Affected: Exceptions Generated: | 0F A2h<br>none<br>EAX, EBX, E<br>none | Identify the processor and its feature set | The CPUID instruction is an application-level instruction that software executes to identify the processor and its feature set. This instruction offers multiple functions, each providing a different set of information about the processor. The CPUID instruction can be executed from any privilege level. Software can use the information returned by this instruction to tune its functionality for the specific processor and its features. Not all processors implement the CPUID instruction. Therefore, software must test to determine if the instruction is present on the processor. If the ID bit (21) in the EFLAGS register is writeable, the CPUID instruction is implemented. CPUID Instruction 27 The CPUID instruction supports multiple functions. The information associated with each function is obtained by executing the CPUID instruction with the function number in the EAX register. Functions are divided into two types: standard functions and extended functions. Standard functions are found in the low function space, $0000\_0000h-7FFF\_FFFFh$ . In general, all x86 processors have the same standard function definitions. Extended functions are defined specifically for processors supplied by the vendor listed in the vendor identification string. Extended functions are found in the high function space, $8000\_0000h-8FFF\_FFFFh$ . Because not all vendors have defined extended functions, software must test for their presence on the processor. AMD processors have extended functions if the $8000\_0000h$ function returns a value of at least $8000\_0001h$ in the EAX register. #### **Standard Functions** # Function 0 — Largest Standard Function Input Value and Vendor Identification String *Input:* EAX = 0 Output: EAX = Largest function input value recognized by the CPUID instruction EBX, EDX, ECX = Vendor identification string This is a standard function found in all processors implementing the CPUID instruction. It returns two values. The first value is returned in the EAX register and indicates the largest standard function value recognized by the processor. The second value is the vendor identification string. This 12-character ASCII string is returned in the EBX, EDX, and ECX registers in little endian format. AMD processors return a vendor identification string of "AuthenticAMD" as follows: | EBX | | | | EDX | | | | ECX | | | | <b>←</b> Registers | | | |-----|----|----|--------------|-----|----|----|----|-----|--|----|--------------|--------------------|----|---------------------------| | h | t | u | $\mathbf{A}$ | | i | t | n | e | | D | $\mathbf{M}$ | $\mathbf{A}$ | c | <b>◄</b> Alpha Characters | | 68 | 74 | 75 | 41 | 6 | 69 | 74 | 6E | 65 | | 44 | 4D | 41 | 63 | <b>◄</b> ASCII Codes | 28 Standard Functions Software uses the vendor identification string as follows: - To identify the processor as an AMD processor - To apply AMD's definition of the CPUID instruction for all additional function calls ### **Function 1 — Processor Signature and Standard Feature Flags** *Input:* EAX = 1 *Output:* EAX = Processor Signature EBX = Reserved ECX = Reserved EDX = Standard Feature Flags Function 1 returns two values—the Processor Signature and the Standard Feature Flags. The processor signature is returned in the EAX register and identifies the specific processor by providing information on its type—instruction family, model, and revision (stepping). The information is formatted as follows: ■ EAX[3–0] Stepping ID ■ EAX[7–4] Model ■ EAX[11–8] Instruction Family ■ EAX[31–12] Reserved The standard feature flags are returned in the EDX register and indicate the presence of specific features. In most cases, a "1" indicates the feature is present, and a "0" indicates the feature is not present. Table 6 on page 30 contains a list of the currently defined standard feature flags for the AMD-K6® processor Models 8 and 9. Table 7 on page 31 contains a list of the currently defined standard feature flags for the AMD Athlon™ processor Models 1, 2, and 4, and the AMD Duron™ processor. (See Tables 22 through 24 in Appendix B, "Register Values Returned by the AMD Family Processors" on page 41 for all K86 family processor register definitions, including the AMD-K6 processor Models 6 and 7.) Reserved bits will be used for new features as they are added. For more information, see "The AMD Athlon™ Processor Model 1, Model 2, and Model 4" on page 2 and "The AMD Duron™ Processor" on page 2. Standard Functions 29 Table 6. Standard Feature Flag Descriptions for the AMD-K6®-2 and AMD-K6®-III Processors | Bit | Feature <sup>1</sup> | AMD-K6 <sup>®</sup> -2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | |--------|----------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------| | 0 | Floating-Point Unit | 1 | 1 | | 1 | Virtual Mode Extensions | 1 | 1 | | 2 | Debugging Extensions | 1 | 1 | | 3 | Page Size Extensions (4-Mbyte pages) | 1 | 1 | | 4 | Time Stamp Counter (with RDTSC and CR4 disable bit) | 1 | 1 | | 5 | K86™ Family of Processors' Model-Specific Registers (with RDMSR and WRMSR) | 1 | 1 | | 6 | PAE (Page Address Extensions) | 0 | 0 | | 7 | Machine Check Exception | 1 | 1 | | 8 | CMPXCHG8B Instruction | 1 | 1 | | 9 | APIC | 0 | 0 | | 10 | Reserved on all AMD processors | 0 | 0 | | 11 | SYSENTER/SYSEXIT <sup>2</sup> | 0 | 0 | | 12 | Memory Type Range Registers | 0 | 0 | | 13 | Global Paging Extension | 1 <sup>3</sup> | 1 | | 14 | Machine Check Architecture | 0 | 0 | | 15 | Conditional Move Instruction | 0 | 0 | | 16 | PAT (Page Attribute Table) | 0 | 0 | | 17 | PSE-36 (Page Size Extensions) | 0 | 0 | | 18-22 | Reserved on all AMD processors | 0 | 0 | | 23 | MMX™ Instructions | 1 | 1 | | 24 | FXSAVE/FXRSTOR | 0 | 0 | | 25-31 | Reserved on all AMD processors | 0 | 0 | | Notes: | | | | - 1. Bit definitions: 0 = No Support, 1 = Support. - 2. The SYSENTER and SYSEXIT instructions have different implementations than the SYSCALL and SYSRET instructions. - 3. See Table 23 on page 45 for more information about Global Paging Extensions in the AMD-K6-2 processor Model 8. **30** Standard Functions Table 7. Standard Feature Flag Descriptions for the AMD Athlon™ and AMD Duron™ Processors | Bit | Feature <sup>1</sup> | AMD Athlon™<br>Processor<br>(Model 1) | AMD Athlon™<br>Processor<br>(Model 2) | AMD Athlon™<br>Processor<br>(Model 4) | AMD Duron™<br>Processor | |-------|----------------------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------| | 0 | Floating-Point Unit | 1 | 1 | 1 | 1 | | 1 | Virtual Mode Extensions | 1 | 1 | 1 | 1 | | 2 | Debugging Extensions | 1 | 1 | 1 | 1 | | 3 | Page Size Extensions (4-Mbyte pages) | 1 | 1 | 1 | 1 | | 4 | Time Stamp Counter (with RDTSC and CR4 disable bit) | 1 | 1 | 1 | 1 | | 5 | K86™ Family of Processors' Model-Specific Registers (with RDMSR and WRMSR) | 1 | 1 | 1 | 1 | | 6 | PAE (Page Address Extensions) | 1 | 1 | 1 | 1 | | 7 | Machine Check Exception | 1 | 1 | 1 | 1 | | 8 | CMPXCHG8B Instruction | 1 | 1 | 1 | 1 | | 9 | APIC | 0 | 1 <sup>2</sup> | 1 <sup>2</sup> | 1 <sup>2</sup> | | 10 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | | 11 | SYSENTER/SYSEXIT <sup>3</sup> | 1 | 1 | 1 | 1 | | 12 | Memory Type Range Registers | 1 | 1 | 1 | 1 | | 13 | Global Paging Extension | 1 | 1 | 1 | 1 | | 14 | Machine Check Architecture | 1 | 1 | 1 | 1 | | 15 | Conditional Move Instruction | 1 | 1 | 1 | 1 | | 16 | PAT (Page Attribute Table) | 1 | 1 | 1 | 1 | | 17 | PSE-36 (Page Size Extensions) | 0 | 1 | 1 | 1 | | 18-22 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | | 23 | MMX™ Instructions | 1 | 1 | 1 | 1 | | 24 | FXSAVE/FXRSTOR | 0 | 1 | 1 | 1 | | 25-31 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | - 1. Bit definitions: 0 = No Support, 1 = Support. - 2. The AMD Athlon processor Model 2 and Model 4 and the AMD Duron processor contain a local APIC. The BIOS must enable the local APIC in order for bit 9 to return a 1 (supported). - 3. The SYSENTER and SYSEXIT instructions have different implementations than the SYSCALL and SYSRET instructions. Standard Functions 31 ### **Extended Functions** ### Function 8000\_0000h - Largest Extended Function Input Value *Input:* $EAX = 8000\_0000h$ *Output:* EAX = Largest function input value recognized by the CPUID instruction EBX = Reserved ECX = Reserved EDX = Reserved Function 8000\_0000h returns a value in the EAX register that indicates the largest extended function value recognized by the processor. # Function 8000\_0001h — AMD Processor Signature and Extended Feature Flags *Input:* $EAX = 8000\_0001h$ *Output:* EAX = AMD Processor Signature EBX = Reserved ECX = Reserved EDX = Extended Feature Flags Function 8000\_0001h returns two values—the AMD Processor Signature and the Extended Feature Flags. The AMD processor signature is returned in the EAX register and identifies the specific processor by providing information regarding its type—generation, model, and revision (stepping). (The instruction family can be obtained by using function 1.) The information for function 8000\_0001h is formatted as follows: ■ EAX[3–0] Stepping ID ■ EAX[7–4] Model ■ EAX[11–8] Generation ■ EAX[31–12] Reserved The extended feature flags are returned in the EDX register and indicate the presence of specific features found in AMD processors. In most cases, a '1' indicates the feature is present, and a '0' indicates the feature is not present. Table 8 on page 33 contains a list of the currently defined feature flags for the AMD-K6 processor Models 8 and 9. Table 9 on page 34 contains a list of the currently defined feature flags for the the AMD Athlon processor and the AMD Duron processor. (See Tables 22 through 24 in Appendix B, "Register Values Returned by the AMD Family Processors" on page 41 for all K86 family processor register definitions.) Reserved bits will be used for new features as they are added. Table 8. Extended Feature Flag Descriptions for the AMD-K6®-2 and AMD-K6®-III Processors | Bit | Feature <sup>1</sup> | AMD-K6 <sup>®</sup> -2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | |-------|----------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------| | 0 | Floating-Point Unit | 1 | 1 | | 1 | Virtual Mode Extensions | 1 | 1 | | 2 | Debugging Extensions | 1 | 1 | | 3 | Page Size Extensions (4-Mbyte Pages) | 1 | 1 | | 4 | Time Stamp Counter (with RDTSC and CR4 disable bit) | 1 | 1 | | 5 | K86™ Family of Processors' Model-Specific Registers (with RDMSR and WRMSR) | 1 | 1 | | 6 | PAE (Page Address Extensions) | 0 | 0 | | 7 | Machine Check Exception | 1 | 1 | | 8 | CMPXCHG8B Instruction | 1 | 1 | | 9 | APIC | 0 | 0 | | 10 | Reserved on all AMD processors | 0 | 0 | | 11 | SYSCALL and SYSRET Instructions <sup>2</sup> | 1 | 1 | | 12 | Memory Type Range Registers | 0 | 0 | | 13 | Global Paging Extension | 1 | 1 | | 14 | Machine Check Architecture | 0 | 0 | | 15 | Conditional Move Instruction | 0 | 0 | | 16 | PAT (Page Attribute Table) | 0 | 0 | | 17 | PSE-36 (Page Size Extensions) | 0 | 0 | | 18-21 | Reserved on all AMD processors | 0 | 0 | | 22 | AMD MMX <sup>™</sup> Instruction Extensions | 0 | 0 | | 23 | MMX Instructions | 1 | 1 | | 24 | FXSAVE/FXRSTOR | 0 | 0 | | 25-29 | Reserved on all AMD processors | 0 | 0 | | 30 | AMD 3DNow!™ Instruction Extensions | 0 | 0 | | 31 | 3DNow! Instructions | 1 | 1 | - 1. Bit definitions: 0 = No Support, 1 = Support. - 2. The SYSENTER and SYSEXIT instructions have different implementations than the SYSCALL and SYSRET instructions. Table 9. Extended Feature Flag Descriptions for the AMD Athlon™ and AMD Duron™ Processors | Bit | Feature <sup>1</sup> | AMD Athlon™<br>Processor<br>(Model 1) | AMD Athlon™<br>Processor<br>(Model 2) | AMD Athlon™<br>Processor<br>(Model 4) | AMD Duron™<br>Processor | |-------|----------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------| | 0 | Floating-Point Unit | 1 | 1 | 1 | 1 | | 1 | Virtual Mode Extensions | 1 | 1 | 1 | 1 | | 2 | Debugging Extensions | 1 | 1 | 1 | 1 | | 3 | Page Size Extensions (4-Mbyte Pages) | 1 | 1 | 1 | 1 | | 4 | Time Stamp Counter (with RDTSC and CR4 disable bit) | 1 | 1 | 1 | 1 | | 5 | K86 <sup>™</sup> Family of Processors' Model-Specific Registers (with RDMSR and WRMSR) | 1 | 1 | 1 | 1 | | 6 | PAE (Page Address Extensions) | 1 | 1 | 1 | 1 | | 7 | Machine Check Exception | 1 | 1 | 1 | 1 | | 8 | CMPXCHG8B Instruction | 1 | 1 | 1 | 1 | | 9 | APIC | 0 | 1 <sup>2</sup> | 12 | 12 | | 10 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | | 11 | SYSCALL and SYSRET Instructions <sup>3</sup> | 1 | 1 | 1 | 1 | | 12 | Memory Type Range Registers | 1 | 1 | 1 | 1 | | 13 | Global Paging Extension | 1 | 1 | 1 | 1 | | 14 | Machine Check Architecture | 1 | 1 | 1 | 1 | | 15 | Conditional Move Instruction | 1 | 1 | 1 | 1 | | 16 | PAT (Page Attribute Table) | 1 | 1 | 1 | 1 | | 17 | PSE-36 (Page Size Extensions) | 0 | 1 | 1 | 1 | | 18-21 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | | 22 | AMD MMX™ Instruction Extensions | 1 | 1 | 1 | 1 | | 23 | MMX Instructions | 1 | 1 | 1 | 1 | | 24 | FXSAVE/FXRSTOR | 0 | 1 | 1 | 1 | | 25-29 | Reserved on all AMD processors | 0 | 0 | 0 | 0 | | 30 | AMD 3DNow!™ Instruction Extensions | 1 | 1 | 1 | 1 | | 31 | 3DNow! Instructions | 1 | 1 | 1 | 1 | - 1. Bit definitions: 0 = No Support, 1 = Support. - 2. The AMD Athlon processor Model 2 and Model 4 and the AMD Duron processor contain a local APIC. The BIOS must enable the local APIC for bit 9 to return a 1 (supported). - 3. The SYSENTER and SYSEXIT instructions have different implementations than the SYSCALL and SYSRET instructions. # Functions 8000\_0002h, 8000\_0003h, and 8000\_0004h — Processor Name String *Input:* EAX = 8000\_0002h, 8000\_0003h, or 8000\_0004h *Output:* EAX = Processor Name String EBX = Processor Name String ECX = Processor Name String EDX = Processor Name String Functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string in the EAX, EBX, ECX, and EDX registers. These three functions use the four registers to return an ASCII string of up to 48 characters in little endian format. For example, function 8000\_0002h returns the first 16 characters of the processor name. The first character resides in the least significant byte of EAX, and the last character (of this group of 16) resides in the most significant byte of EDX. The NULL character (ASCII 00h) is used to indicate the end of the processor name string. This feature is useful for processor names that require fewer than 48 characters. # Function 8000\_0005h — L1 TLB/Cache Information for the AMD Athlon™ Processor and the AMD Duron™ Processor *Input:* $EAX = 8000\_0005h$ *Output:* EAX = 2-Mbyte/4-Mbyte Pages and L1 TLB Information EBX = 4-Kbyte Pages and L1 TLB Information ECX = L1 Data Cache Information EDX = L1 Instruction Cache Information Function 8000\_0005h returns information about the processor L1 TLBs and caches. Tables 10, 11, 12 and 13 provide the format for the information returned by the 8000\_0005h function for the AMD Athlon processor and the AMD Duron processor. Table 10 describes the format of the information for the L1 2-Mbyte/4-Mbyte large page TLBs. Table 10. EAX Format Returned by Function 8000\_0005h | | 2-Mbyte/4-Mbyte Pages | | | | |-----|----------------------------|------------------------|----------------------------|------------------------| | | Data TLB Instruction TLB | | | | | | Associativity <sup>1</sup> | # Entries <sup>2</sup> | Associativity <sup>1</sup> | # Entries <sup>2</sup> | | EAX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7–0 | #### Notes: - 1. See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. - 2. The number of entries returned is the number of entries available for 2-Mbyte large pages. Because 4-Mbyte large pages require two 2-Mbyte entries, the number of entries available for 4-Mbyte large pages is one-half the returned value. Table 11. EBX Format Returned by Function 8000\_0005h | | 4-Kbyte Pages | | | | |-------|--------------------------|------------|----------------|-----------| | | Data TLB Instruction TLB | | | on TLB | | | Associativity* | # Entries | Associativity* | # Entries | | EBX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 | | Note: | | | | | Note: ### Table 12. ECX Format Returned by Function 8000\_0005h | | L1 Data Cache | | | | |-------|---------------|----------------|---------------|-------------------| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | ECX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 | | Noto: | | | | | Note: ### Table 13. EDX Format Returned by Function 8000\_0005h | | L1 Instruction Cache | | | | |-------|----------------------|----------------|---------------|-------------------| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | EDX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7–0 | | Notes | | | | | #### Note: See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. <sup>\*</sup> See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. ### Function 8000 0005h - L1 Cache Information for AMD-K5™ and All AMD-K6<sup>®</sup> Processors Input: $EAX = 8000_0005h$ *Output:* EAX = Reserved **EBX** = TLB Information ECX = L1 Data Cache Information EDX = L1 Instruction Cache Information Function 8000\_0005h returns information about the processor's on-chip L1 caches and associated TLBs. Tables 14, 15, and 16 provide the format for the information returned by the 8000 0005h function for the AMD-K5 and all AMD-K6 processors. Table 14. EBX Format Returned by Function 8000\_0005h | · | Data TLB | | Instruction TLB | | | |-------|----------------|------------|-----------------|-----------|--| | | Associativity* | # Entries | Associativity* | # Entries | | | EBX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7–0 | | | Note: | | | | | | **Table 15. ECX Format Returned by Function 8000 0005h** | | L1 Data Cache | | | | | | |----------------------------------------------------------------------------------|---------------|----------------|---------------|-------------------|--|--| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | | | ECX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7–0 | | | | * See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. | | | | | | | ### Table 16. EDX Format Returned by Function 8000 0005h | | L1 Instruction Cache | | | | |-------|----------------------|----------------|---------------|-------------------| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | EDX | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7–0 | | Note: | | • | | • | See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. See "Associativity for L1 Caches and L1 TLBs" on page 40 for more information. # Function 8000\_0006h — L2 TLB/L2 Cache Information for the AMD Athlon™ Processor and the AMD Duron™ Processor **Note:** The L2 cache for the AMD Athlon processor Model 1 and Model 2 must be configured prior to invoking this function. *Input:* EAX = 8000 0006h *Output:* EAX = 2-Mbyte/4-Mbyte Pages and L2 TLB Information EBX = 4-Kbyte Pages and L2 TLB Information ECX = L2 Unified Cache Information EDX = Reserved Function 8000\_0006h returns information about the L2 cache and TLB. Tables 17, 18, and 19 provide the format for the information returned by the 8000\_0006h function on the AMD Athlon processor and the AMD Duron processor. Table 17. EAX Format Returned by Function 8000 0006h | | 2-Mbyte/4-Mbyte Pages | | | | |-----|--------------------------------------------------------|------------|----------------------------|-----------------------| | | L2 Data TLB <sup>2</sup> L2 Instruction or Unified TLB | | | uction or Unified TLB | | | Associativity <sup>1</sup> | # Entries | Associativity <sup>1</sup> | # Entries | | EAX | Bits 31-28 | Bits 27-16 | Bits 15-12 | Bits 11-0 | ### Notes: - 1. See "Associativity for L2 Caches and L2 TLBs" on page 40 for more information. - 2. A unified L2 TLB is indicated by a value of 0000h in the upper 16 bits of the EBX register. Unified TLB information is then referenced in the lower 16 bits of the EBX register. ### Table 18. EBX Format Returned by Function 8000\_0006h | | 4-Kbyte Pages | | | | | |-----|--------------------------------------------------------|------------|----------------------------|-----------|--| | | L2 Data TLB <sup>2</sup> L2 Instruction or Unified TLB | | | | | | | Associativity <sup>1</sup> | # Entries | Associativity <sup>1</sup> | # Entries | | | EBX | Bits 31-28 | Bits 27-16 | Bits 15-12 | Bits 11-0 | | #### Notes: - 1. See "Associativity for L2 Caches and L2 TLBs" on page 40 for more information. - 2. A unified L2 TLB is indicated by a value of 0000h in the upper 16 bits of the EBX register. Unified TLB information is then referenced in the lower 16 bits of the EBX register. Table 19. ECX Format Returned by Function 8000\_0006h | | L2 Cache | | | | | |-------|---------------|----------------|---------------|-------------------|--| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | | ECX | Bits 31–16 | Bits 15-12 | Bits 11-8 | Bits 7–0 | | | Note: | | | | | | <sup>\*</sup> See "Associativity for L2 Caches and L2 TLBs" on page 40 for more information. # Function 8000\_0006h — L2 Cache Information for the AMD-K6 $^{\circledR}$ -III Processor *Input:* $EAX = 8000\_0006h$ Output: EAX = Reserved EBX = Reserved ECX = L2 Unified Cache Information EDX = Reserved Function 8000\_0006h returns information about the processor's L2 cache. Table 20 provides the format for the information returned by the 8000\_0006h function. Table 20. ECX Format Returned by Function 8000\_0006h for the AMD-K6®-III Processor | | L2 Cache | | | | |------|---------------|----------------|---------------|-------------------| | | Size (Kbytes) | Associativity* | Lines per Tag | Line Size (bytes) | | ECX | Bits 31-16 | Bits 15-12 | Bits 11-8 | Bits 7–0 | | Note | | | | | #### Note: <sup>\*</sup> See "Associativity for L2 Caches and L2 TLBs" on page 40 for more information. ### **Associativity Field Definitions** This section describes the values returned in the associativity fields. ### **Associativity for L1 Caches and L1 TLBs** The associativity fields for the L1 data cache, L1 instruction cache, L1 data TLB, and L1 instruction TLB are all 8 bits wide. Except for 00h (Reserved) and FFh (Full), the number returned in the associativity field represents the actual number of ways, with a range of 01h through FEh. For example, a returned value of 02h indicates 2-way associativity and a returned value of 04h indicates 4-way associativity. ### Associativity for L2 Caches and L2 TLBs The associativity fields for the L2 cache, L2 data TLB, and L2 instruction TLB are 4 bits wide. Table 21 shows the values returned in these associativity fields. **Table 21. Associativity Values For L2 Caches and TLBs** | Bits 15-12 | Associativity | |------------|---------------| | 0000b | L2 off | | 0001b | Direct mapped | | 0010b | 2-way | | 0011b | Reserved | | 0100b | 4-way | | 0101b | Reserved | | 0110b | 8-way | | 0111b | Reserved | | 1000b | 16-way | | 1001b | Reserved | | 1010b | Reserved | | 1011b | Reserved | | 1100b | Reserved | | 1101b | Reserved | | 1110b | Reserved | | 1111b | Full | # **Appendix B** # Register Values Returned by the AMD Family Processors Tables 22 through 24 contain all the values returned for AMD processors by the CPUID instruction. ### AMD Athlon™ Processor and AMD Duron™ Processor Values Table 22. Values Returned By the AMD Athlon™ and AMD Duron™ Processors | Function<br>Register | AMD Athlon™<br>Processor<br>(Model 1) | AMD Athlon™<br>Processor<br>(Model 2) | AMD Athlon™<br>Processor<br>(Model 4) | AMD Duron™<br>Processor | |-------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------| | Function: 0 | | | | | | EAX | 0000_0001h | 0000_0001h | 0000_0001h | 0000_0001h | | EBX | 6874_7541h | 6874_7541h | 6874_7541h | 6874_7541h | | ECX | 444D_4163h | 444D_4163h | 444D_4163h | 444D_4163h | | EDX | 6974_6E65h | 6974_6E65h | 6974_6E65h | 6974_6E65h | | Function: 1 | | | | | | EAX | 0000 061Xh | 0000_062Xh | 0000_064Xh | 0000_063Xh | | EBX | Reserved | Reserved | Reserved | Reserved | | ECX | Reserved | Reserved | Reserved | Reserved | | EDX | 0081_F9FFh | 0183_F9FFh <sup>1</sup> | 0183_F9FFh <sup>1</sup> | 0183_F9FFh <sup>1</sup> | | Function:<br>8000_0000h | | | | | | EAX | 8000_0006h | 8000_0006h | 8000_0006h | 8000_0006h | | EBX | Reserved | Reserved | Reserved | Reserved | | ECX | Reserved | Reserved | Reserved | Reserved | | EDX | Reserved | Reserved | Reserved | Reserved | | Function: | | | | | | 8000_0001h | | | | | | EAX | 0000_071Xh | 0000_072Xh | 0000_074Xh | 0000_073Xh | | EBX | Reserved | Reserved | Reserved | Reserved | | ECX | Reserved | Reserved | Reserved | Reserved | | EDX | C0C1_F9FFh | C1C3_F9FFh <sup>2</sup> | C1C3_F9FFh <sup>2</sup> | C1C3_F9FFh <sup>2</sup> | - 1. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is 0183\_FBFFh. - 2. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is C1C3\_FBFFh. - 3. The L2 cache size and associativity on AMD processors are product specific. The AMD Athlon processor (Models 1 and 2) have an L2 cache size of 512-Kbyte with two-way set associativity. The AMD Athlon processor Model 4 has an L2 cache size of 256-Kbyte with sixteen-way set associativity. - 4. The L2 cache size and associativity on AMD processors are product specific. The AMD Duron processor has an L2 cache size of 64-Kbyte with sixteen-way set associativity. Table 22. Values Returned By the AMD Athlon™ and AMD Duron™ Processors (continued) | AMD Athlon™<br>Processor<br>(Model 1) | AMD Athlon™<br>Processor<br>(Model 2) | AMD Athlon™<br>Processor<br>(Model 4) | AMD Duron™<br>Processor | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | 2D44 4D41h | 2044 4D41h | 2044 4D41h | 2044_4D41h | | 7428_374Bh | 6C68_7441h | 6C68_7441h | 6F72_7544h | | 5020_296Dh | 7428_6E6Fh | 7428_6E6Fh | 6D74_286Eh | | 6563_6F72h | 5020_296Dh | 5020_296Dh | 7250_2029h | | | | | | | | | | | | 726F 7373h | 6563 6F72h | 6563 6F72h | 7365_636Fh | | 0000_0000h | 726F_7373h | 726F_7373h | 0072_6F73h | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | | | | | | | | | | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | | Processor<br>(Model 1) 2D44_4D41h 7428_374Bh 5020_296Dh 6563_6F72h 726F_7373h 0000_0000h 0000_0000h 0000_0000h 0000_0000h | Processor<br>(Model 1) Processor<br>(Model 2) 2D44_4D41h<br>7428_374Bh 2044_4D41h<br>6C68_7441h<br>7428_6E6Fh<br>6563_6F72h 5020_296Dh 7428_6E6Fh<br>5020_296Dh 726F_7373h<br>0000_0000h 6563_6F72h<br>726F_7373h<br>0000_0000h<br>0000_0000h 0000_0000h 0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h | Processor<br>(Model 1) Processor<br>(Model 2) Processor<br>(Model 4) 2D44_4D41h<br>7428_374Bh<br>5020_296Dh<br>6563_6F72h 2044_4D41h<br>6C68_7441h<br>7428_6E6Fh<br>7428_6E6Fh<br>7428_6E6Fh<br>5020_296Dh 6C68_7441h<br>7428_6E6Fh<br>5020_296Dh 726F_7373h<br>0000_0000h<br>0000_0000h<br>0000_0000h<br>0000_0000h 6563_6F72h<br>0000_0000h<br>0000_0000h<br>0000_0000h 6563_6F72h<br>0000_0000h<br>0000_0000h<br>0000_0000h 6563_6F72h<br>0000_0000h<br>0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h<br>0000_0000h<br>0000_0000h<br>0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h<br>0000_0000h<br>0000_0000h 0000_0000h<br>0000_0000h<br>0000_0000h | - 1. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is 0183\_FBFFh. - 2. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is C1C3\_FBFFh. - 3. The L2 cache size and associativity on AMD processors are product specific. The AMD Athlon processor (Models 1 and 2) have an L2 cache size of 512-Kbyte with two-way set associativity. The AMD Athlon processor Model 4 has an L2 cache size of 256-Kbyte with sixteen-way set associativity. - 4. The L2 cache size and associativity on AMD processors are product specific. The AMD Duron processor has an L2 cache size of 64-Kbyte with sixteen-way set associativity. Table 22. Values Returned By the AMD Athlon™ and AMD Duron™ Processors (continued) | Function<br>Register | AMD Athlon™<br>Processor<br>(Model 1) | AMD Athlon™<br>Processor<br>(Model 2) | AMD Athlon™<br>Processor<br>(Model 4) | AMD Duron™<br>Processor | |----------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------| | Function: | | | | | | 8000_0005h | | | | | | EAX | 0408_FF08h | 0408_FF08h | 0408_FF08h | 0408_FF08h | | EBX | FF18_FF10h | FF18_FF10h | FF18_FF10h | FF18_FF10h | | ECX | 4002_0140h | 4002_0140h | 4002_0140h | 4002_0140h | | EDX | 4002_0140h | 4002_0140h | 4002_0140h | 4002_0140h | | Function: | | | | | | 8000_0006h | | | | | | EAX | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | EBX | 4100_4100h | 4100_4100h | 4100_4100h | 4100_4100h | | ECX | ****_*140h <sup>3</sup> | ****_*140h <sup>3</sup> | ****_*140h <sup>3</sup> | ****_*140h <sup>4</sup> | | EDX | Reserved | Reserved | Reserved | Reserved | - 1. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is 0183\_FBFFh. - 2. The AMD Athlon processor (Models 2 and 4) and the AMD Duron processor contain an APIC, but it is not reflected in this value. If the BIOS enables the APIC, the value is C1C3\_FBFFh. - 3. The L2 cache size and associativity on AMD processors are product specific. The AMD Athlon processor (Models 1 and 2) have an L2 cache size of 512-Kbyte with two-way set associativity. The AMD Athlon processor Model 4 has an L2 cache size of 256-Kbyte with sixteen-way set associativity. - 4. The L2 cache size and associativity on AMD processors are product specific. The AMD Duron processor has an L2 cache size of 64-Kbyte with sixteen-way set associativity. ## AMD-K6<sup>®</sup> Processor Values Table 23. Values Returned By AMD-K6® Processors | Function<br>Register | AMD-K6 <sup>®</sup> Processor (Model 6) | AMD-K6<br>Processor<br>(Model 7) | AMD-K6-2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | |--------------------------|-----------------------------------------|--------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------| | Function: 0 | | | | | | EAX<br>EBX<br>ECX | 6874_7541h<br>444D_4163h | 0000_0001h<br>6874_7541h<br>444D_4163h | 0000_0001h<br>6874_7541h<br>444D_4163h | 0000_0001h<br>6874_7541h<br>444D_4163h | | EDX | 6974_6E65h | 6974_6E65h | 6974_6E65h | 6974_6E65h | | Function: 1 | | | | | | EAX<br>EBX<br>ECX<br>EDX | Reserved<br>Reserved | 0000_057Xh<br>Reserved<br>Reserved<br>0080_01BFh | 0000_058Xh<br>Reserved<br>Reserved<br>0080_21BFh <sup>1</sup> | 0000_059Xh<br>Reserved<br>Reserved<br>0080_21BFh | | Function:<br>8000_0000h | | | | | | EAX<br>EBX<br>ECX<br>EDX | Reserved Reserved | 8000_0005h<br>Reserved<br>Reserved<br>Reserved | 8000_0005h<br>Reserved<br>Reserved<br>Reserved | 8000_0006h<br>Reserved<br>Reserved<br>Reserved | | Function:<br>8000_0001h | | | | | | EAX<br>EBX<br>ECX<br>EDX | Reserved<br>Reserved | 0000_067Xh<br>Reserved<br>Reserved<br>0080_05BFh | 0000_068Xh<br>Reserved<br>Reserved<br>8080_29BFh <sup>2</sup> | 0000_069Xh<br>Reserved<br>Reserved<br>8080_29BFh | - 1. AMD-K6-2 processor Model 8/[F:8], EDX = 0080\_21BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 0080\_01BFh. - 2. AMD-K6-2 processor Model 8/[F:8], EDX = 8080\_29BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 8080\_09BFh. - 3. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-2 processors may have the following name string: function 8000\_0002h, ECX = 322D\_296Dh and EDX = 6F72\_5020h, and function 8000\_0003h, EAX = 7373\_6563h and EBX = 0000\_726Fh. - 4. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-III processors may have the following name string: function 8000\_0002h, ECX = 492D\_296Dh and EDX = 5020\_4949h, and function 8000\_0003h, EAX = 6563\_6F72h and EBX = 726F\_7373h. Table 23. Values Returned By AMD-K6<sup>®</sup> Processors (continued) | Function<br>Register | AMD-K6 <sup>®</sup> Processor (Model 6) | AMD-K6<br>Processor<br>(Model 7) | AMD-K6-2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | |----------------------|-----------------------------------------|----------------------------------|------------------------------------|--------------------------------------| | Function: | | | | | | 8000_0002h | | | | | | EAX | 2D44_4D41h | 2D44_4D41h | 2D44_4D41h | 2D44_4D41h | | EBX | 6D74_364Bh | 6D74_364Bh | 7428_364Bh | 7428_364Bh | | ECX | 202F_7720h | 202F_7720h | 3320_296Dh <sup>3</sup> | 3320_296Dh <sup>4</sup> | | EDX | 746C_756Dh | 746C_756Dh | 7270_2044h <sup>3</sup> | 5020_2B44h <sup>4</sup> | | Function: | | | | | | 8000_0003h | | | | | | EAX | 6465 6D69h | 6465 6D69h | 7365_636Fh <sup>3</sup> | 6563_6F72h <sup>4</sup> | | EBX | 6520_6169h | 6520_6169h | 0072 6F73h <sup>3</sup> | 726F 7373h <sup>4</sup> | | ECX | 6E65_7478h | 6E65_7478h | 0000 0000h | 0000 0000h | | EDX | 6E6F_6973h | 6E6F_6973h | 0000_0000h | 0000_0000h | | Function: | | | | | | 8000_0004h | | | | | | EAX | 0000 0073h | 0000 0073h | 0000 0000h | 0000 0000h | | EBX | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | ECX | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | EDX | 0000_0000h | 0000_0000h | 0000_0000h | 0000_0000h | | Function: | | | | | | 8000_0005h | | | | | | EAX | Reserved | Reserved | Reserved | Reserved | | EBX | 0280_0140h | 0280_0140h | 0280_0140h | 0280_0140h | | ECX | 2002_0220h | 2002_0220h | 2002_0220h | 2002_0220h | | EDX | 2002_0220h | 2002_0220h | 2002_0220h | 2002_0220h | | Notes: | • | • | • | • | - 1. AMD-K6-2 processor Model 8/[F:8], EDX = 0080\_21BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 0080\_01BFh. - 2. AMD-K6-2 processor Model 8/[F:8], EDX = 8080\_29BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 8080\_09BFh. - 3. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-2 processors may have the following name string: function 8000\_0002h, ECX = 322D\_296Dh and EDX = 6F72\_5020h, and function 8000\_0003h, EAX = 7373\_6563h and EBX = 0000\_726Fh. - 4. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-III processors may have the following name string: function 8000\_0002h, ECX = 492D\_296Dh and EDX = 5020\_4949h, and function 8000\_0003h, EAX = 6563\_6F72h and EBX = 726F\_7373h. 46 AMD-K6<sup>®</sup> Processor Values | Table 23. V | alues Returned By | y AMD-K6 <sup>®</sup> | <b>Processors</b> | (continued) | ) | |-------------|-------------------|-----------------------|-------------------|-------------|---| |-------------|-------------------|-----------------------|-------------------|-------------|---| | Function<br>Register | AMD-K6 <sup>®</sup> Processor (Model 6) | AMD-K6<br>Processor<br>(Model 7) | AMD-K6-2<br>Processor<br>(Model 8) | AMD-K6-III<br>Processor<br>(Model 9) | |--------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------| | Function:<br>8000_0006h | | | | | | EAX<br>EBX<br>ECX<br>EDX | Undefined<br>Undefined<br>Undefined<br>Undefined | Undefined<br>Undefined<br>Undefined<br>Undefined | Undefined<br>Undefined<br>Undefined<br>Undefined | Reserved<br>Reserved<br>0100_4220h<br>Reserved | - 1. AMD-K6-2 processor Model 8/[F:8], EDX = 0080\_21BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 0080\_01BFh. - 2. AMD-K6-2 processor Model 8/[F:8], EDX = 8080\_29BFh Global Paging Extension supported. AMD-K6-2 processor Model 8/[7:0], EDX = 8080\_09BFh. - 3. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-2 processors may have the following name string: function 8000\_0002h, ECX = 322D\_296Dh and EDX = 6F72\_5020h, and function 8000\_0003h, EAX = 7373\_6563h and EBX = 0000\_726Fh. - 4. Extended functions 8000\_0002h, 8000\_0003h, and 8000\_0004h each return part of the processor name string. Some AMD-K6-III processors may have the following name string: function 8000\_0002h, ECX = 492D\_296Dh and EDX = 5020\_4949h, and function 8000\_0003h, EAX = 6563\_6F72h and EBX = 726F\_7373h. # Am486 $^{\mathbb{R}}$ , Am5<sub>X</sub>86 $^{\mathbb{R}}$ , and AMD-K5 $^{\mathbb{M}}$ Processor Values Table 24. Values Returned By Am486<sup>®</sup>, Am5<sub>X</sub>86<sup>®</sup>, and AMD-K5<sup>™</sup> Processors | Function<br>Registe | er | Am486 <sup>®</sup> and<br>Am5 <sub>X</sub> 86 <sup>®</sup><br>Processors | AMD-K5™<br>Processor<br>(Model 0) | AMD-K5<br>Processor<br>(Model 1) | AMD-K5<br>Processor<br>(Model 2) | AMD-K5<br>Processor<br>(Model 3) | |-------------------------|----------------|--------------------------------------------------------------------------|-----------------------------------|----------------------------------|----------------------------------|----------------------------------| | Function: 0 | | | | | | | | EA | ΑX | 0000_0001h | 0000_0001h | 0000_0001h | 0000_0001h | 0000_0001h | | EB | ВХ | 6874_7541h | 6874_7541h | 6874_7541h | 6874_7541h | 6874_7541h | | EC | CX | 444D_4163h | 444D_4163h | 444D_4163h | 444D_4163h | 444D_4163h | | ED | XC | 6974_6E65h | 6974_6E65h | 6974_6E65h | 6974_6E65h | 6974_6E65h | | Function: 1 | | | | | | | | EA | ΑX | 0000_04XXh | 0000_050Xh | 0000_051Xh | 0000_052Xh | 0000_053Xh | | EB | ВХ | Reserved | Reserved | Reserved | Reserved | Reserved | | EC | CX | Reserved | Reserved | Reserved | Reserved | Reserved | | ED | XC | 0000_0001h | 0000_03BFh* | 0000_21BFh | 0000_21BFh | 0000_21BFh | | Function:<br>8000_0000h | | | | | | | | _ | | | | | | | | EA | | 0000_0000h | 0000_0000h | 8000_0005h | 8000_0005h | 8000_0005h | | EB | | Undefined | Undefined<br>Undefined | Reserved | Reserved | Reserved | | EC<br>ED | | Undefined<br>Undefined | Undefined | Reserved<br>Reserved | Reserved<br>Reserved | Reserved<br>Reserved | | Function: | ^ | Ondenned | Ondenned | Reserved | Reserveu | Reserveu | | 8000_0001h | | | | | | | | EA | ΑX | Undefined | Undefined | 0000_051Xh | 0000_052Xh | 0000_053Xh | | EB | ВХ | Undefined | Undefined | Reserved | Reserved | Reserved | | EC | CX | Undefined | Undefined | Reserved | Reserved | Reserved | | ED | OX | Undefined | Undefined | 0000_21BFh | 0000_21BFh | 0000_21BFh | | Function:<br>8000_0002h | | | | | | | | EA | ΔX | Undefined | Undefined | 2D44_4D41h | 2D44 4D41h | 2D44_4D41h | | EB | | Undefined | Undefined | 7428 354Bh | 7428 354Bh | 7428_354Bh | | EC | | Undefined | Undefined | 5020 296Dh | 5020_296Dh | 5020_296Dh | | ED | | Undefined | Undefined | 6563_6F72h | 6563_6F72h | 6563_6F72h | | Function:<br>8000_0003h | | | | | | | | EA | ۸ <sub>۷</sub> | Undefined | Undefined | 726F_7373h | 726F_7373h | 726F_7373h | | EA EB | | Undefined | Undefined | 0000_0000h | 0000_0000h | 0000_0000h | | EC | | Undefined | Undefined | 0000_000011<br>0000 0000h | 0000_000011<br>0000_0000h | 0000_0000h | | ED | | Undefined | Undefined | 0000_0000h | 0000_0000h | 0000_0000h | | Note: | -/\ | Jilaciiiica | - Chachinea | 0000_000011 | 3000_000011 | 2000_000011 | <sup>\*</sup> The AMD-K5 processor Model 0 reserves bit 13 and implements feature bit 9 to indicate support for Global Paging Extensions instead of support for APIC. Table 24. Values Returned By Am486<sup>®</sup>, Am5<sub>X</sub>86<sup>®</sup>, and AMD-K5<sup>™</sup> Processors (continued) | Function<br>Register | | Am486 <sup>®</sup> and<br>Am5 <sub>X</sub> 86 <sup>®</sup><br>Processors | AMD-K5™<br>Processor<br>(Model 0) | AMD-K5<br>Processor<br>(Model 1) | AMD-K5<br>Processor<br>(Model 2) | AMD-K5<br>Processor<br>(Model 3) | |-------------------------|--------------------------|--------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------| | Function: | | | | | | | | 8000_0004h | | | | | | | | I | EAX<br>EBX<br>ECX | Undefined<br>Undefined<br>Undefined | Undefined<br>Undefined<br>Undefined | 0000_0000h<br>0000_0000h<br>0000_0000h | 0000_0000h<br>0000_0000h<br>0000_0000h | 0000_0000h<br>0000_0000h<br>0000_0000h | | | EDX | Undefined | Undefined | 0000_0000h | 0000_0000h | 0000_0000h | | Function:<br>8000_0005h | | | | | | | | 1 | EAX<br>EBX<br>ECX<br>EDX | Undefined<br>Undefined<br>Undefined<br>Undefined | Undefined<br>Undefined<br>Undefined<br>Undefined | Reserved<br>0480_0000h<br>0804_0120h<br>1004_0120h | Reserved<br>0480_0000h<br>0804_0120h<br>1004_0120h | Reserved<br>0480_0000h<br>0804_0120h<br>1004_0120h | <sup>\*</sup> The AMD-K5 processor Model 0 reserves bit 13 and implements feature bit 9 to indicate support for Global Paging Extensions instead of support for APIC. 20734R-June 2000