# Model-Specific Registers

Transmeta Corporation 3940 Freedom Circle Santa Clara, CA 95054

 Title:
 Model-Specific Registers

 Date:
 2002/04/10

 Purpose:
 This document describes the Model-Specific Registers (MSRs) that are supported by Transmeta processors, as well as the instructions that can be used to access those Model-Specific Registers.

Property of: **Transmeta Corporation** 3940 Freedom Circle Santa Clara, CA 95054 USA (408) 919-3000 http://www.transmeta.com

The information contained in this document is provided solely for use in connection with Transmeta products, and Transmeta reserves all rights in and to such information and the products discussed herein. This document should not be construed as transferring or granting a license to any intellectual property rights, whether express, implied, arising through estoppel or otherwise. Except as may be agreed in writing by Transmeta, all Transmeta products are provided "as is" and without a warranty of any kind, and Transmeta hereby disclaims all warranties, express or implied, relating to Transmeta's products, including, but not limited to, the implied warranties of merchantability, fitness for a particular purpose and non-infringement of third party intellectual property. Transmeta products may contain design defects or errors which may cause the products to deviate from published specifications, and Transmeta documents may contain inaccurate information. Transmeta makes no representations or warranties with respect to the accuracy or completeness of the information contained in this document, and Transmeta reserves the right to change product descriptions and product specifications at any time, without notice.

Transmeta products have not been designed, tested, or manufactured for use in any application where failure, malfunction, or inaccuracy carries a risk of death, bodily injury, or damage to tangible property, including, but not limited to, use in factory control systems, medical devices or facilities, nuclear facilities, aircraft, watercraft or automobile navigation or communication, emergency systems, or other applications with a similar degree of potential hazard.

Transmeta reserves the right to discontinue any product or product document at any time without notice, or to change any feature or function of any Transmeta product or product document at any time without notice.

**Trademarks:** Transmeta, the Transmeta logo, Crusoe, the Crusoe logo, Code Morphing, LongRun and combinations thereof are trademarks of Transmeta Corporation in the USA and other countries. Other product names and brands used in this document are for identification purposes only, and are the property of their respective owners.

This document contains confidential and proprietary information of Transmeta Corporation. It is not to be disclosed or used except in accordance with applicable agreements. This copyright notice does not evidence any actual or intended publication of such document.

Copyright © 1995-2002 Transmeta Corporation. All rights reserved.

# Introduction

The Model-Specific Registers (MSRs) are designed to allow the programmer to observe and control the behavior of processor-specific details. Three instructions are provided to access the MSRs, and the CPUID instruction can be used to determine whether MSRs are supported or not. Transmeta processors do support MSRs, including the Time Stamp Counter (TSC).

Note that some MSRs are only implemented if the corresponding CPUID feature flag is set to 1. For example, the TSC MSR is supported if the TSC feature flag is set to 1.

In general, MSRs are 64-bit wide; though not every MSR implements all 64 bits. Reserved bits read as 0, while writing a 1 into a reserved bit causes a #GP(0) exception. Reserved bits are indicated by gray shading in the MSR layout figures.

The RDMSR and WRMSR instructions can be used to read and write MSR values, while the RDTSC instruction can be used to read the TSC value. Trying to read from or write to a reserved MSR causes a #GP(0) exception.

The RDMSR and WRMSR instructions are privileged, and in addition WRMSR is serializing. They require the MSR index as an input value, in register ECX. The RDMSR instruction will return the current MSR value in EDX:EAX, while WRMSR requires the desired MSR value as an input in EDX:EAX. It should be noted that the MSRs differ from processor to processor, and should therefore be used with caution.

The RDTSC instruction is only privileged if CR4.TSD is set to 1. It expects no input values, and returns the current TSC value in EDX:EAX. Programmers should refrain from using RDMSR to read the TSC, as the actual MSR that holds the TSC might be implemented at a different index in the future.

# Intel-compatible MSRs

#### Index 0000\_0010h – Time Stamp Counter (TSC)

| 6<br>3 | TSC (high) | 3<br>2 |
|--------|------------|--------|
| 3<br>1 | TSC (low)  | 0      |

Support for this MSR is indicated by a standard feature flag (TSC) returned by the CPUID instruction.

The 64-bit TSC value increments at the rate of the nominal processor core clock frequency, ie. that rate remains constant even if the actual processor core clock frequency changes (eg. due to LongRun).

Note that only bits 31...0 can be written; bits 63..32 are zero-extended on writes.

In addition, programmers must keep the non-deterministic instruction timing of Transmeta processors in mind, when the TSC is used for instruction timing purposes.

#### Index 0000\_0119h - Processor Serial Number disable (PSN\_DISABLE)

| 6<br>3 |          |                | reserved | 3<br>2 |
|--------|----------|----------------|----------|--------|
| 3<br>1 | reserved | 2 2 2<br>2 1 0 | reserved | 0      |

Support for this MSR is indicated by a standard feature flag (PSN) returned by the CPUID instruction.

Setting bit 21 to 1 disables the PSN. The bit can not be cleared by WRMSR once it has been set to 1; only a processor RESET clears the bit and re-enables the PSN.

Note that OEMs have the option to permanently disable the PSN. In that case the bit will always be set.

#### Index 0000\_0174h – SYSENTER/SYSEXIT base selector (SEP\_SEL)



Support for this MSR is indicated by a standard feature flag (SEP) returned by the CPUID instruction.

This is the 16-bit selector that is used by the SYSENTER and SYSEXIT instructions. The upper 32 bits are ignored during WRMSR, and always read as zero. Note that bits 31...16 are scratch bits, ie. they hold their value but have no function.

#### Index 0000\_0175h – SYSENTER ESP (SEP\_ESP)

| 6<br>3 | ignored | 3<br>2 |
|--------|---------|--------|
| 3<br>1 | ESP     | 0      |

Support for this MSR is indicated by a standard feature flag (SEP) returned by the CPUID instruction.

This is the 32-bit ESP value that is used by the SYSENTER instruction. The upper 32 bits are ignored during WRMSR, and always read as zero.

#### Index 0000\_0176h - SYSENTER EIP (SEP\_EIP)



Support for this MSR is indicated by a standard feature flag (SEP) returned by the CPUID instruction.

This is the 32-bit EIP value that is used by the SYSENTER instruction. The upper 32 bits are ignored during WRMSR, and always read as zero.

# Transmeta-specific MSRs

The 8086\_xxxxh range of MSRs is divided into two portions. The intention is to establish one common standard for MSRs employed by all x86 vendors. This is driven by the fact that some vendors have been using a variety of different MSRs to achieve the same results, thus making BIOS and OS support, as well as the creation of utilities harder than they need to be.

| - | 8086_00008086_7FFFh   | common to all processors, documented in public              |
|---|-----------------------|-------------------------------------------------------------|
|   | - 8086_00008086_000Fh | CPUID-related MSRs (all Transmeta processors)               |
| - | 8086_80008086_FFFFh   | vendor-specific, may or may not be documented in public     |
|   | - 8086_80108086_8017h | LongRun MSRs                                                |
|   | - 8086_80188086_801Fh | LongRun Table Interface MSRs, part 1/2 (processor settings) |
|   | - 8086_80308086_803Fh | LongRun Table Interface MSRs, part 2/2 (memory settings)    |
|   |                       |                                                             |

#### Index 8086\_0000h - CPUID type. family, model and stepping (CPUID\_TFMS)

| 6<br>3 |                                 | reserve    | d |        |        |   |   |   |   |   |   |   | 3<br>2 |
|--------|---------------------------------|------------|---|--------|--------|---|---|---|---|---|---|---|--------|
| 3<br>1 | reserved or extended (see note) | 1 1<br>6 5 | Т | 1<br>2 | 1<br>1 | F | 8 | 7 | М | 4 | 3 | S | 0      |

This MSR allows to modify the type (bits 15...12), family (bits 11...8), model (bits 7...4), and stepping (bits 3...0) values, which are reported by the CPUID instruction, function 0000\_0001h, register EAX. Up to and including CMS 4.2, bits 31...16 are reserved. Starting with CMS 4.3 they allow to modify the upper 16 bits of the value reported by CPUID, function 0000\_0001h, register EAX.

#### Index 8086\_0001h – CPUID vendor ID string, part 1/3 (CPUID\_VND1) Index 8086\_0002h – CPUID vendor ID string, part 2/3 (CPUID\_VND2) Index 8086\_0003h – CPUID vendor ID string, part 3/3 (CPUID\_VND3)

| 6<br>3 | reserved | 3<br>2 |
|--------|----------|--------|
| 3<br>1 | VND1     | 0      |
|        |          |        |
| 6<br>3 | reserved | 3<br>2 |
| 3<br>1 | VND2     | 0      |
|        |          |        |
| 6<br>3 | reserved | 3<br>2 |
| 3      | VND3     | 0      |

These three MSRs allow to modify the vendor ID string that is reported by the CPUID instruction, function 0000\_0000h, registers EBX, EDX, and ECX. The MSRs form a contiguous string, and map to the CPUID return values as follows: CPUID\_VND1=EBX, CPUID\_VND2=EDX, and CPUID\_VND3=ECX.

#### Index 8086\_0004h – CPUID feature flags mask (CPUID\_MASK)

| 6<br>3 | reserved | 3<br>2 |
|--------|----------|--------|
| 3<br>1 | MASK     | 0      |

This MSR allows to mask out the feature flags that are reported by the CPUID instruction, function 0000\_0001h, register EDX. If a bit is set to 0 in this mask, then the corresponding feature flag will be forced to 0; otherwise the corresponding feature flag will be reported without changes.

Note that CMS 4.1 forces bit 8 to 0 by default, due to an issue with the Microsoft Windows NT operating system.

#### Index 8086\_8010h – LongRun control and status register (LONGRUN)

| 6<br>3 | reserved | 3<br>9 | 8 8 | upper bound | 3<br>2 |
|--------|----------|--------|-----|-------------|--------|
| 3<br>1 | reserved | 7      | 6   | lower bound | 0      |

Support for this MSR is indicated by a Transmeta feature flag (LongRun) returned by the CPUID instruction.

When LongRun is available, this MSR allows to select and query the current performance window.

Bits 63...32 hold a number which must be no larger than 0000\_0064h (100d, or 100%); this number represents the upper boundary of the performance window.

Bits 31...0 hold a number which must be no larger than 0000\_0064h (100d, or 100%); this number represents the lower boundary of the performance window.

Use WRMSR to specify the desired performance window. Specifying boundary values outside the 0...64h range causes a #GP(0) exception, as does specifying a lower boundary that is greater than the upper boundary.

A performance window can be achieved by specifying an upper and lower boundary. A fixed performance level can be achieved by specifying the same value for both the upper and lower boundary.

Setting both boundaries to 100% effectively disables LongRun, and results in maximum performance, but shorter battery lifetime. By contrast, setting both boundaries to 0% results in minimum performance, but best battery lifetime.

The processor will round the specified values up or down to the nearest value, depending on how many performance levels are supported. If both directions of rounding are possible, then the processor will round up.

Use RDMSR to query the current performance window. Notice that the processor returns rounded values; thus they may or may not match the most recently written values.

Additional LongRun status information can be queried via CPUID, function 8086\_0007h. For details, please refer to the Processor Recognition documentation.

#### Index 8086\_8011h – LongRun flags register (LONGRUN\_FLAGS)

| 6<br>3 | reserved |   | 3<br>2 |
|--------|----------|---|--------|
| 3<br>1 | reserved | 1 | 0      |

Support for this MSR is indicated by a Transmeta feature flag (LongRun) returned by the CPUID instruction.

Bit 0 controls whether LongRun is in "economy mode" (0) or in "performance mode" (1). In "economy mode" the processor attempts to maximize battery lifetime, by powering down aggressively. By contrast, in "performance" mode it attempts to maximize performance, by powering down conservatively.

#### Index 8086\_8018h – LongRun Table Interface readout (LRTI\_READOUT)

| 6<br>3 | maximum supported LongRun level  | 3<br>2 |
|--------|----------------------------------|--------|
| 3<br>1 | currently selected LongRun level | 0      |

Support for this MSR is indicated by a Transmeta feature flag (LRTI) returned by the CPUID instruction.

This MSR allows to query how many LongRun levels are supported, and it allows to select and query which level can currently be read out. The upper 32 bits are ignored on WRMSR; trying to select a non-existing level causes #GP(0).

The levels are enumerated starting with zero; level zero is always the level with the highest performance.

```
Index 8086_8019h – LongRun Table Interface performance index (LRTI_PERF)
Index 8086_801Ah – LongRun Table Interface voltage and frequency (LRTI_VOLT_MHZ)
Index 8086_801Bh – LongRun Table Interface memory divisors (LRTI_DIV_MEM)
Index 8086_801Ch – LongRun Table Interface I/O divisors (LRTI_DIV_IO)
Index 8086_801Dh – LongRun Table Interface gate delay (LRTI_GATE)
```

| 6<br>3 | reserved                                 | 3<br>2 |
|--------|------------------------------------------|--------|
| 31     | performance index (%) for selected level | 0      |

Copyright © 1995-2002 by Transmeta Corporation. All rights reserved.

### Model-Specific Registers

| 6<br>3 | voltage (mV) for selected level             | 3<br>2   |
|--------|---------------------------------------------|----------|
| 3<br>1 | frequency (MHz) for selected level          | 0        |
|        |                                             |          |
| 6<br>3 | DDR divisor for selected level              | 3<br>2   |
| 3<br>1 | SDR divisor for selected level              | <u> </u> |
|        |                                             |          |
| 6<br>3 | reserved                                    | 3<br>2   |
| 3<br>1 | PCI divisor for selected level              | 0        |
|        |                                             |          |
| 6<br>3 | reserved                                    | 3<br>2   |
| 3<br>1 | measured gate delay (fs) for selected level | 0        |

Support for these MSRs is indicated by a Transmeta feature flag (LRTI) returned by the CPUID instruction.

These MSRs return the values that correspond to the selected LongRun level (see LRTI\_READOUT MSR). They are read-only; trying to write to any of them causes a #GP(0) exception. If a field is not applicable, then a value of zero is reported.

Index 8086\_8030h - LongRun Table Interface SDR MISC (LRTI\_SDR\_MISC) Index 8086\_8031h - LongRun Table Interface SDR TIF (LRTI\_SDR\_TIF) Index 8086\_8032h - LongRun Table Interface SDR MRS (LRTI\_SDR\_MRS) Index 8086\_8033h - LongRun Table Interface SDR LBT (LRTI\_SDR\_LBT) Index 8086\_8034h - LongRun Table Interface DDR MISC/TIF (LRTI\_DDR\_MISC\_TIF) Index 8086\_8035h - LongRun Table Interface DDR MRS0 (LRTI\_DDR\_MRS0) Index 8086\_8036h - LongRun Table Interface DDR MRS1\_MRS2 (LRTI\_DDR\_MRS1\_MRS2) Index 8086\_8037h - LongRun Table Interface PTIMING (LRTI\_PFTIMING)

| 6<br>3 | reserved                    | 3<br>2 |
|--------|-----------------------------|--------|
| 3<br>1 | SDR_MISC for selected level | 0      |
|        |                             |        |
| 6<br>3 | SDR_TIF1 for selected level | 3<br>2 |
| 3<br>1 | SDR_TIF0 for selected level | 0      |
|        |                             |        |
| 6<br>3 | SDR_MRS1 for selected level | 3<br>2 |
| 3<br>1 | SDR_MRS0 for selected level | 0      |
|        |                             |        |
| 6<br>3 | SDR_LBT1 for selected level | 3<br>2 |
| 3<br>1 | SDR_LBT0 for selected level | 0      |
|        |                             |        |
| 6<br>3 | DDR_MISC for selected level | 3<br>2 |
| 3<br>1 | DDR_TIF for selected level  | 0      |
|        |                             |        |
| 6      | reserved                    | 3      |

Copyright © 1995-2002 by Transmeta Corporation. All rights reserved.

# Model-Specific Registers

| 3<br>1      | DDR_MRS0 for selected level | 0           |
|-------------|-----------------------------|-------------|
| 6<br>3<br>3 | DDR_MRS1 for selected level | 3<br>2<br>0 |
| 6           | reserved                    | 3           |
| 3           | PFTIMING for selected level | 0           |

Support for these MSRs is indicated by a Transmeta feature flag (LRTI) returned by the CPUID instruction.

3 1

These MSRs return the values that correspond to the selected LongRun level (see LRTI\_READOUT MSR). They are read-only; trying to write to any of them causes a #GP(0) exception.

END