



# **UltraSPARC-I**

### DATA SHEET

### High-Performance 64-Bit RISC Processor

#### **INTRODUCTION**

The STP1030, UltraSPARC-I, is a high-performance, highly-integrated superscalar processor implementing the SPARC V9 64-bit RISC architecture. The STP1030 is capable of sustaining the execution of up to four instructions per cycle even in the presence of conditional branches and cache misses. This sustained performance is supported by a decoupled Prefetch and Dispatch Unit with Instruction Buffer to feed the Execution Unit. On the output side of the Execution Unit, Load and Store buffers completely decouple pipeline execution from data cache misses. Instructions predicted to be executed are issued in program order to multiple functional units, execute in parallel and can complete out of order. In order to further increase the number of instructions executed per cycle, instructions from different blocks (e.g. instructions before and after a conditional branch) can be issued in the same group.

The STP1030 supports 2D, 3D graphics, image processing, video compression and decompression and video effects through the sophisticated VISual Instruction Set. This instruction set supports high levels of multimedia performance including real-time H.261 video compression/decompression and 2 streams of MPEG-2 decompression at full broadcast quality with no additional hardware support.

#### *Features:*

- SPARC V9 Architecture Compliant
- Binary Compatible with all SPARC Application code
- VISual (Multimedia Capable) Instruction Set
- Multi-Processing Support
	- Glueless 4-processor connection with minimum latency
- Snooping or Directory Based Protocol Support
- 4-way SuperScalar Design with 9 execution units
	- 4 Integer Execution Units
	- 3 Floating-point Execution Units
	- 2 Graphics Execution Units
- Selectable Little or Big Endian Byte Ordering
- 64-Bit Address Pointers
- 16KByte Non-blocking Data Cache
- 16KByte Instruction Cache
	- In-Cache 2-bit Branch Prediction
	- Single Cycle Branch Following
- Integrated 2nd Level Cache Controller
	- Supports .5-4MBytes Cache Sizes
	- Sustained throughput of 1 load/cycle
	- 2.6Gbyte/sec Processor-Cache bandwidth
- Block Load/Store Instructions
	- 1.3GByte/sec processor-memory bandwidth
	- 600 MByte/sec Sustained Processor-Memory Transfers
- Ease of Use
	- JTAG Boundary scan
	- Performance Instrumentation
- Technology/packaging
	- 0.5um 4-layer metal CMOS process
	- Operates at 3.3V
	- 521 pin plastic Ball Grid Array (BGA)
- Power management

. . . . . .



### **BLOCK DIAGRAM**



**Figure 1. Functional Block Diagram**

### **ULTRASPARC-I COMPONENT OVERVIEW**

In a single chip implementation, the UltraSPARC-I processor integrates the following components (see*Figure 1*):

- A prefetch, branch prediction and dispatch unit
- A 16 Kbytes instruction cache
- An MMU composed of a 64-entry iTLB and a 64-entry dTLB
- An integer execution unit with two ALUs
- One load/store unit with a separate address generation adder
- A load buffer and a store buffer decoupling data accesses from the pipeline
- A 16 Kbyte data cache
- A floating-point unit with independent add, multiply and divide/square root sub-units
- a graphics unit composed of two independent execution pipelines
- a unit controlling accesses to the external cache
- a unit responsible for main memory and I/O accesses

### *Prefetch and Dispatch Unit*

The prefetch and dispatch unit fetches instructions ahead of time (before they are actually needed in the pipeline) so that the execution units do not starve for instructions. Instructions can be prefetched from all levels of the memory hierarchy, i.e. the instruction cache, the external cache and main memory. In order to prefetch across conditional branches, a dynamic branch prediction scheme is implemented in

hardware. The outcome of a branch is based on a two-bit history of the branch. A "next field" associated with every four instructions in the instruction cache (I-cache) points to the next I-cache line to be fetched. The use of the next field makes it possible to follow taken branches and basically provided the same instruction bandwidth achieved while running sequential code. Prefetched instructions are stored in the instruction buffer until they are sent to the rest of the pipeline. Up to 12 instructions can be buffered.

#### *Instruction Cache*

The instruction cache is a 16 Kbyte two-way set associative cache with 32 byte blocks. The cache is physically indexed and contains physical tags. The set is predicted as part of the "next field" so that only the index bits of an address are necessary to address the cache (13 bits which matches the minimum page size). The instruction cache returns up to 4 instructions from an 8 instruction wide line.

#### *Memory Management Unit (MMU)*

The MMU provides mapping between a 44-bit virtual address and a 41-bit physical address. That is accomplished through a 64-entry iTLB for instructions and a 64-entry dTLB for data, both fully associative. UltraSPARC-I provides hardware support for a software-based TLB miss strategy. A separate set of global registers is available whenever an MMU trap is encountered. Page sizes of 8K, 64K, 512K and 4 Mbytes are supported.

#### *Integer Execution Unit (IEU)*

Two ALUs form the main computational part of the IEU. An early-out multi-cycle integer multiplier and a multi-cycle integer divider are also part of the IEU. Eight register windows and four sets of global registers are provided (normal, alternate, MMU and interrupt globals). The trap registers (UltraSPARC-I supports five levels of traps) are part of the IEU.

#### *Load/Store Unit (LSU)*

The LSU is responsible for generating the virtual address of all loads and stores (including atomics and ASI loads), for accessing the data cache, for decoupling load misses from the pipe through the load buffer, for decoupling the stores through a store buffer. One load or one store can be issued per cycle.

#### *Data Cache*

The data cache is a write-through non-allocating 16 Kbyte direct mapped cache with two 16-byte sublocks per line. It is virtually indexed and physically tagged. The tag array is dual ported so that tag updates due to line fills don't collide with tag reads for incoming loads. Snoops to the D-cache use the second tag port so that incoming load can proceed without being held up by a snoop.

#### *Floating-Point Unit (FPU)*

The separation of the execution units in the FPU allows UltraSPARC-I to issue and execute two floating-point instructions per cycle. Source data and results data are stored in the 32-entry register file, where

**STP1030**



each entry can contain a 32-bit value or a 64-bit value. Most instructions are fully pipelined (throughput of one per cycle) have a latency of three and are not affected by the precision of the operands (same latency for single or double precision). The divide and square root instructions are not pipelined and take 12/22 cycles (single/double) to execute but they do not stall the processor. Other instructions, following the divide/sqrt can be issue, executed, and retired to the register file before the divide/sqrt finishes. A precise exception model is maintained by synchronizing the floating-point pipe with the integer pipe and by predicting traps for long latency operations.

### *Graphics Unit (GRU)*

UltraSPARC-I introduces a comprehensive set of graphics instructions that provide fast hardware support for two-dimensional and three-dimensional image and video processing, image compression, audio processing, etc. 16-bit and 32-bit partitioned add, boolean and compare are provided. 8-bit and 16-bit partitioned multiplies are supported. Single cycle pixel distance, data alignment, packing and merge operations are all supported in the GRU.

### *External Cache Unit (ECU)*

The main role of the ECU is to handle I-cache and D-cache misses efficiently. The ECU can handle one access per cycle to the external cache. Accesses to the external cache are pipelined, take three cycles (pinto-pin) and return 16 bytes of instructions or data per cycle. This can effectively make the external cache a part of the pipeline which means that for programs with large data sets, data can be maintained in the external cache and instructions scheduled with load latencies based on the E-cache latency. Floatingpoint applications can use this feature to effectively "hide" D-cache misses. The size of the external cache can be 512K, 1M, 2M or 4Mbyte, where the line size is always 64 bytes. A MOESI (modified, own, exclusive, shared, invalid) protocol is used to maintain coherency across the system.

The ECU provides overlap processing during load and store misses. For instance stores that hit the Ecache can proceed while a load miss is being process. The ECU is also capable of processing reads and writes indiscriminately without a costly turn around penalty (only 2 cycles). Snoops are also handle by the ECU.

Block loads and block stores, which load/store a 64-byte line of data from memory to the floating-point register file, are also processed efficiently by the ECU, providing high transfer bandwidth without polluting the external cache.

### *Memory Interface Unit (MIU)*

All transactions to the system such as external cache misses, interrupts, snoops, writebacks, etc. are handled by the MIU. The MIU communicates with the system at a frequency lower than UltraSPARC-I frequency (either 1/2 or 1/3).

| <b>Symbol</b>    | <b>Type</b> | <b>Name and Function</b>                                                                                                                                                                                                                                                                                                                  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSADR[35:0]     | $\rm LO$    | Bidirectional UltraSPARC-I Bus transaction request bus. Maximum of 3 other masters and<br>1 system controller also connected to this bus.                                                                                                                                                                                                 |
| ADR VLD          | $\rm LO$    | Bidirectional radial UltraSPARC-I Bus signal between UltraSPARC-I and the System.<br>Driven by UltraSPARC-I to initiate SYSADR transactions to the System. Driven by System<br>to initiate Coherency, Interrupt or Slave transactions to UltraSPARC-I. Synchronous to sys-<br>tem clock.                                                  |
| $NODE_RQ[2:0]$   | T           | UltraSPARC-I system address bus arbitration request from up to 3 other UltraSPARC-I Bus<br>ports that might be sharing the SYSADR. Used by UltraSPARC-I for the distributed<br>SYSADR arbitration protocol. Connection to other UltraSPARC-I Bus ports is strictly<br>dependent on the Master ID allocation. Synchronous to system clock. |
| SC_RQ            | I           | UltraSPARC-I system address bus arbitration request from the system. Used by UltraS-<br>PARC-I for the distributed SYSADR arbitration protocol. Synchronous to system clock.                                                                                                                                                              |
| $S$ _REPLY[[3:0] | I           | UltraSPARC-I system Reply packet, driven to UltraSPARC-I. Bit 4 of the UltraSPARC-I<br>Bus S_REPLY is not used by UltraSPARC-I. Synchronous to system clock.                                                                                                                                                                              |
| DATA_STALL       | I           | This is asserted with or after an S_REPLY to hold output system data or signal the delay in<br>arrival of input data from the system.                                                                                                                                                                                                     |
| $P$ _REPLY[4:0]  | $\Omega$    | UltraSPARC-I system reply packet, driven by UltraSPARC-I to the system. Synchronous<br>to system clock.                                                                                                                                                                                                                                   |
| NODEX_RQ         | $\Omega$    | UltraSPARC-I system address bus arbitration request. Asserted when UltraSPARC-I needs<br>to drive SYSADR. Connected to all other UltraSPARC-I Bus ports which share this address<br>bus, and the system. Synchronous to system clock.                                                                                                     |

**TABLE 1: Quick Pin Reference - System Interface**

#### **TABLE 2: Quick Pin Reference - External Cache Interface**







#### **TABLE 2: Quick Pin Reference - External Cache Interface**



#### **TABLE 3: Quick Pin Reference - Clock Interface**



#### **TABLE 4: Quick Pin Reference - JTAG/Debug Interface**





#### **TABLE 4: Quick Pin Reference - JTAG/Debug Interface (Continued)**

#### **TABLE 5: Quick Pin Reference - Initialization Interface**



#### **TABLE 6: Quick Pin Reference - UDB Chip Interface**





### **ULTRASPARC-I SUBSYSTEM**

A complete UltraSPARC-I subsystem consists of the UltraSPARC-I processor, synchronous SRAM components for the external cache tags and data, and two system data buffer(UDB) chips. The UDBs isolate the external cache from the system, and provide data buffers for incoming and outgoing system transactions as well as provide ECC generation and checking.



**Figure 2. UltraSPARC-I Subsystem System Interface**

### *Introduction*

In this chapter the interaction of the UltraSPARC-I CPU with the external cache (E-cache) and the data buffer (UDB) is described. We first give an overview of the main buses used by UltraSPARC-I when interacting with the E-cache, and the UDB.

Transactions occurring at the pins (as opposed to transactions such as an I-cache miss vs. a D-cache miss) are discussed. Logical timing diagram (based on cycles) accompany the discussion.

The physical characteristics of transactions (setup time, propagation delay, hold time, etc.) occurring within the module and at the boundary of the module are provided. Some other physical characteristics of UltraSPARC-I, such as clocking requirements, reset operation, and test support are also included.

### *Overview of UltraSPARC-I Interface*

The main interfaces from/to UltraSPARC-I are shown in Figure 1-16. A typical module includes an external cache composed of the tag part and the data part. Both of them can be implemented using commodity RAMs. Separate address and data buses are provided from/to the tag and data RAMs for

```
Sun Microsystems, Inc
```
8

#### *High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030**

increased performance.The main role of the Data Buffer Chip is to isolate UltraSPARC-I and its external cache from the main system data bus so that the interface can operate at processor speed (reduced capacitance loading). The data buffer also provides overlapping between system transactions and local E-cache transactions even when the latter needs to use part of the data buffer. The logic to control the buffer chip is included on UltraSPARC-I to provide fast data transfers from/to UltraSPARC-I or from/to the external cache and the system. A separate address bus and separate control signals are provided for supporting system transactions. Clock signals, reset pins, observability pins and JTAG support are also part of UltraSPARC-I interfaces and will be described thereafter.



**Figure 3. Main UltraSPARC-I Interfaces**

#### *Cache Coherence Protocol*

This section describes the protocol used to maintain coherency between UltraSPARC-I's internal caches, the external cache and the system. "System" refers to any other location within the same coherency domain as UltraSPARC-I, for instance it includes caches of other processors connected to the interconnect.

Inclusion in the E-cache (all lines containing data currently held in the internal caches are in the external cache, even when the caches are turned off) is maintained for both the I-cache and the D-cache. The state of these lines forms a part of the tag kept in the external **tag** RAM.

The cache coherence protocol is point-to-point write-invalidate. It is based on the 5 MOESI states maintained in the E-cache tags of each master port (e.g. UltraSPARC-I). The E-cache tags have one of the following five states (MOESI):

- Exclusively Modified (M)
- Shared Modified (O)
- Exclusive Clean (E)
- Shared Clean (S)
- Invalid (I)



Three bits in the tag RAM defined the state of each line as follow:





The cache coherence protocol operates only on Physically Indexed Physically Tagged (PIPT) writeback caches. The unit of cache coherence is a block size of 64 bytes which corresponds to one E-cache line. Coherent read/write transactions transfer data in a 64-byte blocks only, using 4 quadwords.

The state diagram representing the allowed transactions is shown in *Figure 4*.



**Figure 4. Cache Coherency Protocol State Diagram**

*Table 8* describes all transitions shown in *Figure 4*. It also shows the transactions that are initiated by either UltraSPARC-I or the system and the acknowledgment that is expected following that transaction.





**STP1030**





#### **TABLE 8: Transitions Allowed for Cache Coherency Protocol (Continued)**

### *UltraSPARC-I as a UltraSPARC-I Bus Port*

The UltraSPARC-I Bus Interconnect Architecture (refer to document) defines the architecture for a family of tightly coupled, cache consistent, shared memory multiprocessor systems. UltraSPARC-I Bus provides low latency to memory, high bandwidth and fast MP data sharing. UltraSPARC-I Bus transactions are carried over a packet-switched bus with independent scheduling of separate (and possibly multiple) address and data buses.

UltraSPARC-I and its cache subsystem (including UDB) forms a UltraSPARC-I Bus module, and interfaces to the interconnect using the UltraSPARC-I Bus interface definition called the UltraSPARC-I Bus port. Similarly, the I/O subsystem, and the graphics subsystem may reside on a UltraSPARC-I Bus module.

The physical connection between UltraSPARC-I and the UltraSPARC-I Bus mainly consist of a bidirectional address bus for transaction request from UltraSPARC-I to the UltraSPARC-I Bus interface and from UltraSPARC-I Bus interface to UltraSPARC-I, two unidirectional (one incoming, one outgoing) reply buses for flow control, and a bidirectional requests for a distributed address bus arbitration scheme. The snoop bus, although not part of the UltraSPARC-I module, is present and is used to manage duplicate tags, for efficient data sharing.

*High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030**

*Table 9* shows the UltraSPARC-I Bus Port interface as specified in the UltraSPARC-I Bus spec and the corresponding pins for UltraSPARC-I.

| <b>UPA Port Interface</b> |                   | UltraSPARC-I Interface |
|---------------------------|-------------------|------------------------|
| UPA_DataBus[144]          | $\leftrightarrow$ | EDATA[127:0],          |
|                           |                   | EDPAR[15:0]            |
| UPA_ECC_Valid[2]          | $\leftrightarrow$ |                        |
| UPA AddressBus[37]        | $\leftrightarrow$ | SYSADR[38]             |
| UPA_Addr_Valid            | $\leftrightarrow$ | ADR VLD                |
| UPA_Addr_Arb[5]           | $\leftrightarrow$ | NODE_RQ[2:0],          |
|                           |                   | REQUEST_OUT,           |
|                           |                   | SC_RQ                  |
| UPA_P_REPLY[5]            | $\leftarrow$      | $P$ _REPLY[5]          |
| UPA_S_REPLY[5]            | $\rightarrow$     | $S$ _REPLY[3:0]        |
| UPA_SnoopBus[36]          | $\rightarrow$     |                        |
| UPA_SnoopCntl[13]         | $\leftrightarrow$ |                        |
| UPA_Port_ID[5]            | $\rightarrow$     |                        |
| <b>UPA</b> Reset          | $\rightarrow$     | <b>RESET</b>           |
| $UPA_Sys_Clk[2]$          | $\rightarrow$     | CLKA,                  |
|                           |                   | <b>CLKB</b>            |
| UPA_ClkCntl[4]            | $\leftrightarrow$ |                        |
| UPA_JTAG[4]               | $\rightarrow$     |                        |
| UPA_Slave_INT             | $\leftarrow$      |                        |
| UPA Mode                  | $\rightarrow$     |                        |
| UPA_Wakeup_Reset          | $\rightarrow$     |                        |

**TABLE 9: UPA Port Interface for UltraSPARC-I**

UltraSPARC-I is both a UltraSPARC-I Bus master and a UltraSPARC-I Bus slave.

As a UltraSPARC-I Bus master it issues read/write transactions to the interconnect using part of the UltraSPARC-I Bus transaction set (Section 5.7.). UltraSPARC-I splits transactions into two independent classes:

- Class 0 contains read transactions due to cache misses and block loads
- Class 1 contains writeback requests, Write Invalidate requests, block stores, interrupt requests, and non-cached read/write request.

Transactions in each class are strongly ordered by the interconnect. As a UltraSPARC-I Bus master, UltraSPARC-I also has a physically addressed coherent cache (E-cache), which participates in the MOESI cache coherence protocol, and responds to the interconnect for copyback/invalidation requests.



As a UltraSPARC-I Bus slave, UltraSPARC-I responds to a non-cached read of its UltraSPARC-I Bus port ID. Notice that this could be a request generated by UltraSPARC-I itself as a master.

UltraSPARC-I is both an interrupter and an interrupt receiver. It has the capability to generate interrupt packets to other UltraSPARC-I Bus interrupt receivers and it can receive interrupts coming from other interrupters.

### *UPA Transactions Supported by UltraSPARC-I*

#### *Transactions initiated by UltraSPARC-I*

The UltraSPARC-I Bus transactions initiated by UltraSPARC-I are sent off through the system address bus. Four bits in the packet identifying the transaction type are encoded according to the UltraSPARC-I Bus definition of the corresponding transaction.

1. Read To Share (P\_RDS\_REQ)

This coherent read with intent of sharing is issue by UltraSPARC-I due to a load miss.

2. Read to Share Always (P\_RDSA\_REQ)

This coherent read with intent to share "always" is issued by UltraSPARC-I due to an external cache miss generated by an instruction fetch.

3. Read to Own (P\_RDO\_REQ)

This coherent read with invalidate is generated by UltraSPARC-I due to a store miss, a store hit on a share line, or a read with intent to write for merging partial writes such as for readmodify-writes.

4. Read to Discard (P\_RDD\_REQ)

This coherent read with no intent to cache the data is issued by UltraSPARC-I during block loads.

5. Writeback (P\_WRB\_REQ)

This writeback request is generated when a dirty victimized block from the external cache must be written back to its home location. A writeback is associated with a prior coherent read transaction to the same E-cache location.

6. Write Invalidate ((P\_WRI\_REQ)

This coherent write and invalidate request is generated by UltraSPARC-I during a block store (the version with invalidate).

7. Interrupt (P\_INT\_REQ)

Interrupt transaction request packet. Generated by UltraSPARC-I for delivering a packetized interrupt consisting of a 64 byte block of data to the destination (see ASI Registers definition in Programmer's Reference Manual).

8. Non cached Read (P\_NCRD\_REQ)

This read is issued when a load or a block load is issued to a non-cacheable location. 1, 2, 4, 8, or 16 bytes can be read with this transaction.

*Sun Microsystems, Inc*

14

9. Non cached Block Read (P\_NCBRD\_REQ)

This transaction is used when a block read (64 bytes) is made to a non-cacheable location.

10. Non cached Block Write (P\_NCBWR\_REQ)

Generated by UltraSPARC-I when a block write (64 bytes) is made to a non-cacheable location.

*System transactions accepted by UltraSPARC-I* 

1. Invalidate (S\_INV\_REQ)

Invalidate request from the UltraSPARC-I Bus interface to UltraSPARC-I following a Read To Own (P\_RDO\_REQ) or Write Invalidate (P\_WRI\_REQ) request for a block from another UltraSPARC-I Bus port.

2. Copyback (S\_CPB\_REQ)

Copyback request from the UltraSPARC-I Bus interface to UltraSPARC-I following a Read To Share (P\_RDS\_REQ) or Read To Share Always (P\_RDSA\_REQ) request for a block from another UltraSPARC-I Bus port.

3. Copyback Invalidate (S\_CPI\_REQ)

Copyback and Invalidate request from the UltraSPARC-I Bus interface to UltraSPARC-I in response to a Read To Own (P\_RDO\_REQ) request for a block from another UltraSPARC-I Bus port.

4. Copyback To Discard (S\_CPD\_REQ)

This is sent at the UltraSPARC-I Bus interface to UltraSPARC-I in order to service a Read To Discard (P\_RDD\_REQ) issued by another UltraSPARC-I Bus port. Notice that the "other" UltraSPARC-I Bus port could be UltraSPARC-I itself which would generate a data loopback. This transaction does not generate a state change for the E-cache and does not require a flush of the store buffer tag check.

5. Non-Cached Read (P\_NCRD\_REQ)

This is the only slave read transaction that should be sent to UltraSPARC-I. UltraSPARC-I responses to this request by sending the value of its UltraSPARC-I Bus port ID to the UltraSPARC-I Bus data bus. The transaction starts as a P\_NCRD\_REQ from a UltraSPARC-I Bus master (which could be UltraSPARC-I itself), is forwarded by the UltraSPARC-I Bus interface to UltraSPARC-I, UltraSPARC-I replies through a P\_RAS, a S\_SRS is issued at the UltraSPARC-I Bus interface to drive the data on the UltraSPARC-I Bus bus, and finally the requesting master gets the data when a S\_RAS is issued at the UltraSPARC-I Bus interface.

*Note: Do we ACK other forwarded transactions so that the system does not hang?*

#### *Responses to Transactions Initiated by the System (P\_Reply)*

P\_reply is an acknowledgment from UltraSPARC-I to the System, in response to a request that system sent to UltraSPARC-I previously. There are five unidirectional (output only) pins on UltraSPARC-I connected directly to system.



1. Idle (P\_IDLE)

This is the default state of the wires. It indicates no reply.

2. Non Existent Block (P\_NXB)

Reply by UltraSPARC-I indicating that the requested block from a snoop does not exist in the external cache (only set when DTAGs are not present).

3. Read Acknowledge Single (P\_RAS)

16 bytes of read data is ready in the output data queue on the UDB. Sent following a single non-cacheable read request from a UltraSPARC-I Bus port (reply to P\_NCBRD\_REQ).

4. Coherent Read Acknowledge for a Block (P\_CRAB)

64 bytes of read data is ready in the UDB output data queue. Sent following a coherent read from another UltraSPARC-I Bus port (reply to P\_RDS\_REQ, P\_RDSA\_REQ, P\_RDD\_REQ, P\_RDO\_REQ).

5. Interrupt Acknowledge (P\_IAK)

UltraSPARC-I sends a P\_IAK to acknowledge that the interrupt transaction delivered by system has been serviced. This implies that there is room on the UDB for another interrupt request and its 64 bytes of data.

6. Invalidate Acknowledge (P\_IVAK)

UltraSPARC-I acknowledges that the invalidate request from system(S\_INV\_REQ) has been serviced and that there is room on the UDB for another S\_REQ transaction from system.

7. Reserved (P\_RSVD)

Reserved for future use.



#### **TABLE 10: P\_REPLY Encodings**

| P REPLY       | <b>Name</b>                     | <b>Reply to Which Transaction</b> | Class Type $<$ 3:0 $>$ |
|---------------|---------------------------------|-----------------------------------|------------------------|
| $P$ IAK (two) | Interrupt Acknowledge           | P INT REO                         | C 1100                 |
| P_IVAK (two)  | <b>Invalidation Acknowledge</b> | S_INV_REQ                         | C <sub>1101</sub>      |
| P RERRC (two) | Read Data Error Coherent        | Coherent P_REQ to UPA slave       | C 1110                 |
| $P$ RTO (two) | Read Time Out                   | Non-chaced slave read request     | C 1111                 |

**TABLE 10: P\_REPLY Encodings (Continued)**

*System Responses (S\_REPLY) Due to a Transaction Request (P\_REQ) or an Acknowledgment (P\_REPLY) from UltraSPARC-I.*

This is also a unidirectional point-to-point connection between system and UltraSPARC-I.

1. Idle (S\_IDLE)

This is the default state of the wires. It indicates no reply.

2. Read Time-out (S\_RTO)

This system reply is a forwarding of the Read Time Out (P\_RTO) reply from the slave UltraSPARC-I Bus port that UltraSPARC-I tried to access. Notice that Time-out on writes are reported asynchronously via interrupt by the detecting slave UltraSPARC-I Bus port.

3. Error (S\_ERR)

This is asserted by system if the situations described in the UltraSPARC-I Bus spec Sec 3-9 occur.

4. Write Acknowledge Single (S\_WAS)

This is generated by system following a non-cacheable write request from UltraSPARC-I (P\_NCWR\_REQ). It causes 16 bytes of data from UDB to be put on the UltraSPARC-I Bus data bus.

5. Write Acknowledge Block (S\_WAB)

This is generated by system following a non-cacheable block store (P\_NCBWR\_REQ), a writeback request (P\_WRB\_REQ), or a write invalidate request during a block store with invalidate (P\_WRI\_REQ). It causes 64 bytes of data to be put on the UltraSPARC-I Bus data bus.

6. Ownership Acknowledged Block (S\_OAK)

Generated by system when UltraSPARC-I wants permission to write to a block that is already in the Ecache. No data transfer occurs.

7. Read Block Unshared Acknowledge (S\_RBU)

System commands the input data queue of UDB to accept 64 bytes of unshared or non-cached data from the UltraSPARC-I Bus data bus. This is a response to a P\_RDS\_REQ, a P\_RDO\_REQ, or a P\_NCBRD\_REQ.

8. Read Block Shared Acknowledge (S\_RBS)

System commands the input data queue of UDB to accept 64 bytes of shared data from the UltraSPARC-I Bus data bus. This is a response to a P\_RDS\_REQ or a P\_RDSA\_REQ.



9. Read Acknowledge Single (S\_RAS)

In response to a non cacheable read request from UltraSPARC-I (P\_NCRD\_REQ), System commands UDB to accept 16 bytes of data from the UltraSPARC-I Bus data bus.

10. Read Single Acknowledge (S\_SRS)

System commands UDB to drive 16 bytes of data onto the UltraSPARC-I Bus data bus. This follows a P\_RAS from UltraSPARC-I which indicated that the data was ready in UDB.

11. Read Block Acknowledge (S\_SRB)

System commands UDB to drive 64 bytes of data onto the UltraSPARC-I Bus data bus. This follows a P\_RAB from UltraSPARC-I which indicated that the data was ready in UDB. This is used for the normal slave read sequence: P\_REQ -> P\_RAB -> S\_SRB.

12. Copyback Read Block Acknowledge (S\_CRAB)

System commands UDB to drive 64 bytes of copyback data onto the UltraSPARC-I Bus data bus. This follows a P\_CRAB from UltraSPARC-I which indicated that the copyback data was ready in UDB.

13. Interrupt Write Block Acknowledge (S\_SWIB)

System commands UDB to accept 64 bytes of interrupt data from the UltraSPARC-I Bus data bus. In parallel the packet P\_INT\_REQ that was originally sent by the interrupting UltraSPARC-I Bus port is sent to UltraSPARC-I on the UltraSPARC-I Bus address bus.

14. Writeback Cancel Acknowledge (S\_WBCAN)

System will generate this if a previous writeback by UltraSPARC-I (P\_WRB\_REQ) needs to be cancelled.

15. Interrupt NACK (S\_INAK)

This is generated by system if the receiver of an interrupt that UltraSPARC-I sends out (through P\_INT\_REQ) cannot accept another interrupt packet at the moment. This reply effectively removes the interrupt packet from the UDB queue (software should retry later). This is the only transaction that is NACK'ed by system. A S\_INAK sets a bit in an ASI register on UltraSPARC-I (see programmer's reference manual)

16. Ignored S\_REPLYs (S\_SWB and S\_SWS)

These two S\_REPLYs are ignored by UltraSPARC-I (they should not occur).



#### **TABLE 11: S\_REPLY Encodings**

*High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030**



#### **TABLE 11: S\_REPLY Encodings**

#### *Interaction with the E-cache and Data Buffer*

#### *Overview*

External cache accesses, although asynchronous with respect to other instructions (e.g. ALU operations), are closely coupled to the pipeline. Full throughput to the external cache is supported and can make the E-cache look like a very large D-cache. The micro architecture used to support this consists of the load buffer, dual ported tags, separate address busses for tag and data, etc.

The Data Buffer chip isolates the system data bus from UltraSPARC-I (Figure 1-16). It allows data transfers between UltraSPARC-I and the memory system (e.g. non-cacheable stores) or I/O and between the E-cache and the memory system (e.g. writebacks) to occur much more rapidly since system arbitration and system throughput are hidden by the internal buffering of the UDB. Overlapping of transactions is also possible which increases overall bandwidth. Interrupt "packets" are also handled by the UDB. ECC bits are generated and checked by the UDB.

More details regarding the E-cache and the Data Buffer are given in the following paragraphs.

The external cache consists of two parts:

- the *E\$ TAG RAM* which contains the physical tags of the cached lines and three bits of state information and,
- the *E\$ DATA RAM* which contains the actual data for each cache line.

Both parts can be built out of commodity RAMs. The parts operate synchronously with UltraSPARC-I (Synchronous Static RAMs). The external cache sizes supported by UltraSPARC-I are: 512K, 1M, 2M and 4 Mbytes. The size of the cache is established at boot time by software.

Each byte in the RAMs is accompanied by a parity bit (three bits for the tags and 16 bits for data).

The clients for the external cache are UltraSPARC-I and the data buffer chip. More specifically for UltraSPARC-I they are the load buffer, the store buffer, the prefetch unit, and the data buffer. Loads that miss the data cache are sent to the E-cache based on the fact that the working set which was too

**STP1030**



large for the D-cache may fit in the E-cache. All cacheable stores go to the E-cache (the D-cache is write-through) not necessarily in order with respect to load accesses. All I-cache misses generate a request for the E-cache. The data buffer chip returns data from main memory during an E-cache miss, or a load to non-cacheable locations. Writebacks (the process of writing a dirty line back to memory before a fill), generate data transfers from the E-cache to the data buffer, controlled entirely by the cpu. Copybacks (responses to snoop hits) also generate transfers from the E-cache to the UDB.

Among the clients of the external cache, the request for the second 16-byte of data from the I-cache has the highest priority, followed by the data buffer, the load buffer, the store buffer and the Icache/prefetch unit. This priority is dynamically modified based on the number of entries in the store buffer and based on I-cache request (i.e. I-cache request get higher priority the second time around). Details of the arbitration to the E-cache are described more thoroughly in the MIU specs.

The UDB has a four entry by 16 bytes read buffer that can hold a 64 byte line coming from main memory due to an E-cache read miss or a non-cacheable read. The outgoing buffer, i.e. the buffers receiving data from the UltraSPARC-I side and sending it to the rest of the system, is divided into three parts. There is a8 X 16 byte writeback buffer, an 8 X 16 byte non-cacheable store buffer, and a 4 X 16 byte snoop buffer. Notice that the writeback buffer can be snooped. Consequently, internal bypass is provided to send the writeback data to the port requesting the snoop on the interconnect. Three 64-bit registers are provided to hold an incoming Mondo Vector, while three more are provided for Mondo Vector send.

### **LOGICAL TIMING DIAGRAMS**

This Section describes the logical timing for the transactions occurring between UltraSPARC-I, the external cache, and the data buffer. The diagrams are based on a clock with a 50% duty cycle. The transitions represented in the diagrams show what is seen at the pins of UltraSPARC-I. The position of the transitions relative to the clock transitions is correct but not drawn to scale (i.e. a set up time of 1ns is represented by showing the transition of the incoming signal changing slightly before the rising edge of the clock).

#### *Coherent Read Hit*

Coherent reads that hit the E-cache are represented in *Figure 5*. With UltraSPARC-I there is no difference between burst reads and two consecutive reads, the signals used for a single read are simply duplicated for each subsequent read.

The timing diagram shows three consecutive reads that hit the E-cache. The control signals (TWE, TOE) and the address for the tag read (ECAT) as well as the control signals (DWE, DOE) and the address for the data (ECAD) are shown to transition shortly after the rising edge of the clock. Two cycles later, the data for both the tag read and data read is back at the pins of the CPU shortly before the next rising edge (meets set up time and clock skew). Notice that the reads are fully pipelined and thus full throughput is achieved (there are three requests made before the data of the first request comes back and the latency of each request is three cycles).



**Figure 5. Coherent Read Hit Timing** 



### *Coherent Write Hits*

Writes to the external cache are processed through independent tag and data transactions. First the tag and the state bits of the E-cache line corresponding to the write are read. If the access is a hit and the state is exclusive or modified, the data is written to the data RAM.

In the timing diagram shown in *Figure 6*, we show three consecutive write hits to M state lines. Access to the first tag (D0\_tag) is started by asserting TWE and TOE and by sending the tag address (A0\_tag). In the cycle after the tag data (D0\_tag) comes back, it is determined by UltraSPARC that the access is a hit and that the line is in M state (Modified). In the next clock, a request is made to write the data. The data address is presented on the ECAD pins in the cycle after the request (cycle 7 for W0) and the data is sent in the following cycle (cycle 8), as shown in *Figure 6*. Separating the address and the data by one cycle reduces the turn around penalty when reads are immediately followed by writes (discussed in *"Coherent Read Followed by a Coherent Write" on page 25*).



**Figure 6. Coherent Write Hit to M State Line**



If the line is in exclusive state then the tag is updated to Modified at the same time as the data is written as shown below.

#### **Figure 7. Coherent Writes with E to M Updates**

Otherwise, the tag port is available for a tag check of a younger store during the data write. In the timing diagram shown in *Figure 6*, the store buffer is empty when the first write request is made. That is why there is no overlap between the tag accesses and the write accesses. In normal operation the tag access for one write can be done in parallel with the data write of previous write. This independence of the tag and data buses make the peak store bandwidth as high as the load bandwidth (one per cycle). The over-



lap of tag and data accesses is shown in *Figure 7*. The data for three previous writes (W0, W1 and W2) is written while three tag accesses (reads) are made for three younger stores (R3, R4 and R5).



**Figure 8. Overlap Between Tag Access and Data Write for Coherent Writes**

If the line is in Shared or Owned state, then a read for ownership is performed before writing the data. If the access is a miss then a line is victimized and the data is written after the new line is brought in (discussed in a later section).

#### *Coherent Read Followed by a Coherent Write*

When a read is made to the E-cache, the three cycle latency causes the data bus to be busy two cycles after the address appears at the pins. For a processor without *delayed writes*, writes have to be held for two cycles in order to avoid collisions between the data of the write and the data coming back from the read. Additionally, an extra dead cycle is necessary to switch the driver of the E-cache data bus from the SRAMs to UltraSPARC-I (electrical considerations). UltraSPARC-I uses a one-deep write buffer in the data SRAMs to reduce the *turn around* penalty to two cycles (going from reads to writes). The data of a write is sent one cycle after the address (*Figure 9*). Notice that there is no penalty for going from writes to reads.



**Figure 9. Reads Followed by Writes; Turn Around Penalty**

In *Figure 9* we show the two cycle penalty between reads and writes. The figure represents three reads followed by two writes and two tag updates.The two cycle penalty applies to both tag accesses and data accesses (two dead cycles between A2\_tag and A3\_tag as well as between A2\_data and A3\_data).



### **ELECTRICAL CHARACTERISTICS**

### *Absolute Maximum Ratings [1]*



1. Operation of the device at values in excess of those listed above will result in degradation or destruction of the device. All voltages are defined with respect to ground. Functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions "is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. Unless otherwise noted, all voltages are with respect at  $V_{SS}$ .



### *Recommended Operating Conditions*

1. Maximum ambient temperature is limited by air flow such that the maximum junction temperature does not exceed  $T_J$ .

#### *High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030**

## **Preliminary**



#### *DC Characteristics*

1. STOP\_CLK has no V<sub>OL</sub> specification.

2. Only bidirectional lines can be three-state, output-only cannot three-state. All bidirectional lines will be three-stated when RESET is held LOW and SRAM\_TEST is held high.

3. This specification is provided as an aid to board design. This specification is not assured during manufacturing testing.

### *AC Characteristics - Signal Timing (Except Clock and JTAG) [1]*









1. All timing requirements are specified with PLL enabled.

2. RESET is asserted asynchronously but deasserted synchronously to the system clock.

3. SDBCLK is before CLK as shown in Figure xxx.



### *AC Characteristics - Clock Timing*

1. This is for the PLL enabled.

|                        |                         |                |                                | <b>143 MHz</b>           |                          |            | <b>166 MHz</b>           |                          |            |       |
|------------------------|-------------------------|----------------|--------------------------------|--------------------------|--------------------------|------------|--------------------------|--------------------------|------------|-------|
| <b>Symbol</b>          | <b>Parameter</b>        | <b>Signals</b> | <b>Conditions</b>              | Min                      | <b>Typ</b>               | <b>Max</b> | Min                      | <b>Typ</b>               | <b>Max</b> | Units |
| $t_{\text{SU}}$ (TRST) | Input setup time to TCK | <b>TRST</b>    |                                | 10.0                     | $\overline{\phantom{0}}$ | -          | 10.0                     | $\overline{\phantom{0}}$ |            | ns    |
| $t_{\text{SU}}$ (TDI)  | Input setup time to TCK | TDI            |                                | -                        | 1.5                      |            |                          | 1.5                      |            | ns    |
| $t_{\text{SU}}$ (TMS)  | Input setup time to TCK | <b>TMS</b>     |                                | -                        | 3.0                      |            |                          | 3.0                      |            | ns    |
| $t_H(T\overline{RST})$ | Input hold time to TCK  | <b>TRST</b>    |                                |                          | $\Omega$                 |            | $\overline{\phantom{0}}$ | $\Omega$                 |            | ns    |
| $t_H(TDI)$             | Input hold time to TCK  | <b>TDI</b>     |                                |                          | 1.0                      |            |                          | 1.0                      |            | ns    |
| $t_H(TMS)$             | Input hold time to TCK  | <b>TMS</b>     |                                |                          | 1.0                      |            |                          | 1.0                      |            | ns    |
| $t_{PD}(TDO)$          | Output delay from       | <b>TDO</b>     | $I_{\text{OL}} = 8 \text{ mA}$ | $\overline{\phantom{0}}$ | 8.0                      |            |                          | 8.0                      |            | ns    |
|                        | $TCK^{[1]}$             |                | $I_{OH} = -4 \text{ mA}$       |                          |                          |            |                          |                          |            |       |
| $t_{OH}(\text{TDO})$   | Output hold time from   | <b>TDO</b>     | $C_I = 35 \text{ pF}$          |                          | $\overline{\phantom{0}}$ | TBD        |                          | $\overline{\phantom{0}}$ | <b>TBD</b> | ns    |
|                        | $TCK^{[1]}$             |                | $V_{\text{LOAD}} =$<br>1.5V    |                          |                          |            |                          |                          |            |       |

*AC Characteristics - JTAG Timing*

1. TDO is referenced from falling edge of TCK.

## *AC Characteristics - TPD (Output) Capacitive Derating Factor [1]*



1. Derating factors are shown to aid in board design. This specification is not verified during manufacturing testing.

### *Thermal Resistance vs. Air Flow [1]*



1. TJ can be calculated by:  $T_J = T_A + P_D x$  Theta<sub>JA</sub>.

Thermal resistance measured using UltraSPARC-I heatsink.  $P_D$  = Power Dissipation.



### **PARAMETER MEASUREMENT INFORMATION**



**Figure 10. Load Circuit**



**Figure 11. Voltage Waveforms - Propagation Delay Times**



**Figure 12. Voltage Waveforms - Setup and Hold Times**



**Figure 13. Voltage Waveforms - Clock Pulse Duration**

*Sun Microsystems, Inc*

30

*High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030**



### **Figure 14. Voltage Waveforms - Clock Skew**



**Figure 15. Reset Timing**



### **PACKAGING INFORMATION**

### *PBGA 521 Pin Assignment [1] [2] [3]*





## *PBGA 521 Pin Assignment (Continued) [1] [2] [3]*

1.  $V_{DD}/V_{SS}$  Core:  $V_{DD}/V_{SS}$  for the Input, Core and Memory are tied together on the die to the same power plane. The  $V_{DD}/V_{SS}$  core pins are attached to these planes.

2.  $V_{DD}/V_{SS}$  Out:  $V_{DD}/V_{SS}$  outputs on the die have their own separate planes which are accessed through the  $V_{DD}/V_{SS}\_\rm OUT$  pins.

3.  $V_{DD}/V_{SS}$  Quite, PLL and PECL are bonded directly to the package pins.



### PBGA 521 Package Dimensions



*High-Performance 64-Bit RISC Processor - UltraSPARC-I* **STP1030 Preliminary**

*Notes:*



A division of Sun Microsystems, Inc. 2550 Garcia Avenue, Mountain View, CA, U.S.A. 94043

> Phone (408) 774-8545 Fax (408) 774-8537

Sun, Sun Microsystems, the Sun logo, Sun Microsystems Computer Corporation, the Sun Microsystems Computer Corporation logo are t rademarks or registered trademarks of Sun Microsystems, Inc. All SPARC trademarks are trademarks or registered trademarks of SPARC Internatio nal, Inc. SPARCstation and microSPARC are licensed exclusively to Sun Microsystems, Inc. Products bearing SPARC trademarks are based upon an ar chitecture developed by Sun Microsystems, Inc. All other product or service names mentioned herein are trademarks of their respective owners.

© 1995 Sun Microsystems Incorporated

All rights reserved. This publication contains information considered proprietary by Sun Microsystems Incorporated. No part of t his document may be copied or reproduced in any form or by any means or transferred to any third party without the prior written consent of Sun Micr osystems Incorporated.

Circuit diagrams utilizing Sun products are included as a means of illustrating typical semiconductor applications. Complete inf ormation sufficient for design purposes is not necessarily given.

Sun Microsystems Inc. reserves the right to change products or specifications without notice.

The information contained in this document does not convey any license under copyrights, patent rights or trademarks claimed and owned by Sun or<br>its subsidiaries. Sun assumes no liability for Sun applications assistance, c Sun covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used.

Sun Microsystems Inc.'s products are not authorized for use in life support devices or systems. Life support devices or systems – are device or systems<br>which are: a) intended for surgical implant into the human body and b) instructions, can reasonably be expected to cause significant injury to the user in the event of failure.

The information contained in this document is believed to be entirely accurate. However, Sun Microsystems Inc. assumes no respon sibility for inaccu-

Printed in USA