

#### SOHO Remote Access Router Using RC32364 and RC32134









# Limitations of Traditional Solution

- q Long design time
- q Expensive
- q Performance not easy to scale to meet new requirements
- q System not flexible to adapt to new market needs
- q Not easy to maintain
  - ò Multiple code trees
    - å General purpose CPU and DSP CPU





# Or Do More in Software .....

q Migrate more functionality to Software

- **q** A single CPU is preferable to multiple hardware elements
  - ò More cost effective
  - ò Less components
  - ò Greater flexibility
    - å Modify software base to add new capability
- Requires higher performance CPU for multiple functions
  - å Softmodem, ISDN I/F, data compression, routing, ...





# Use RISController CPU Family

#### Entry Level Systems:

#### q RC32364 - 32-bit Advanced generation CPU

- ò RC32134 Generic System controller with PCI bridge
- ò GT96010A System controller with integrated communications modules

#### Medium Performance Systems

- q RC4640 64-bit CPU with DSP capability
  - ò GT64111 Generic system controller with PCI bridge

#### High End Systems

q RC64474 - 64-bit CPU, pin compatible with the RC4640ò GT64111





#### Award Winning ...



Microprocessor Report, January 25 1999





# RC32364: Advanced Generation 32-bit

- q 100/133MHz (175 dhrystones)
- q 8k I / 2k D caches, lockable per line
- q 32-bit enhanced architecture
  - **ò** Non-blocking loads
  - ò Cache pre-fetch support
  - ò Enhanced DSP capability
- **q** Programmable CPU/bus clock
- q 8/16/32-bit configurable Bus interface
- q Windows CE compatible/RTOS suppor
- q Static 3.3V core, low-power (.8W@100MHz)
- **q** On-chip debug interface
- q Industrial Temp.







## RC32134 Features



- **q** Direct CPU interface**ò** up to 75 MHz maximum
- q Direct DRAM control (SDRAM / EDO)
  - ò SyncDRAM:
    å 4 banks, 2 to 16-M devices
  - ò EDO
    - å 4 banks, 4 to 32-M devices
- q Local memory, I/O interface
  - ò Supports RAM, Flash/ROM, Dual-Ports and peripherals
  - ò 6-chip selects
    - å 8-, 16- and 32-bit wide
    - å Variable latency
  - ò Supports 8-bit boot PROM

#### RISController

- q 32-bit, 33-MHz PCI bridge
  - ò Asynchronous to CPU clock
  - ò Endian-ness byte swapping
  - ò Host or satellite capability with built-in arbiter
  - ò Plug-and-play support
- q Scatter/gather 4-channel DMA controller
- q Dual channel 16552 compatible UART
- q Serial Peripheral Interface
- q Parallel I/O
- q Timer/counters





## Functions of the RC32364

q General management functions:

ò Routing

ò Firewall, Encryption, Network Management, ...

- q DSP Functions:
  - ò Modem emulation in software ==> SoftModem
  - ò ISDN emulation in Software
  - ò Data Compression / Decompression
  - ò Tone Detect (DTMF)
  - ò Echo cancellation, ...





#### SoftModem Implementation on the RC3236

**q** 1 modem port in Software ==> SoftModem

#### q Full Modem Function in Software

- ò 8K-Constant or Variable Sample Rate
- ò V.34 (33.6Kbit/sec)
- ò 256 KB code size
- ò Heavy use of DSP MAC instructions
- Required performance @ 133MHz:
  - ò 33.6Kbit/sec modem ==> 35 MIPS\* ==> 20% of CPU horsepower
  - ò 56Kbit/sec modem ==> 40 MIPS\* ==> 23 % of CPU horsepower

\* Dhrystone-MIPS based on a MIPS RISC CPU using a 2 cycle MAC Instruction





### RC32364 Performance



| Soft Function                               | MIPS                   |
|---------------------------------------------|------------------------|
| SoftModem @ 56Kbit/sec (Per channel)        | 40                     |
| Router                                      | 8                      |
| SNMP & Network Management                   | 4                      |
| Resource Management                         | 4                      |
| Additional Tasks:                           | 5                      |
| Firewall, Encryption,                       |                        |
| Total                                       | ~100 Mips              |
| ~ 55% of CPU<br>Performance * Dhrystone-MIP | S based on a MIPS RISC |
| CPU using a 2 cy                            | cle MAC Instruction    |

# Key Features of RC32364 and RC321



| Feature                                                                                                             | Benefits                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete CPU subsystem solution<br>Low cost<br>On-chip required system functionality<br>SDRAM Control, UART, Timers | Rapid Time to market<br>Reduced board real estate<br>300 MB/sec DRAM bandwidth sustains line speed<br>On-chip timers to support RTOS<br>On-chip UART for debug and diagnostics |
| High performance CPUNon Blocking loadsCache lockingPrefetch instructionDSP instructions                             | Migrate more hardware functions to software<br>soft SAR<br>Firewall, encryption/decryption<br>Efficient scheduling of slow IO, increase PPS<br>Lower system cost               |
| Access to PCI                                                                                                       | Easy system expansion<br>Access to Plug-in cards                                                                                                                               |
| Low power CPU Subsystem                                                                                             | Increased Reliability<br>Lower power budget                                                                                                                                    |
| Code compatible with RISController<br>processor family<br><b>RISController</b><br>BN. Rc32134-soho.ppt 2/99         | Reuse of code for L3 switches and other apps<br>Reuse of tools                                                                                                                 |

#### All This For ...



q Component cost is about\$140 for the entire system

| Total                 | <b>\$14</b> 0 |
|-----------------------|---------------|
| Board + casing        | \$20          |
| Discrete + connectors | \$20          |
| PLD                   | \$10          |
| Codec + DAA(2x)       | \$20          |
| LAN I/F               | \$10          |
| Flash                 | \$10          |
| DRAM                  | \$10          |
| RC32134               | \$20          |
| IDT RC32364-133       | \$16          |





### RC32364 and RC32134 Advantages

q Complete CPU subsystem solution

- ò Access to PCI
- ò Flexible design

#### q High benefits for the system designer

- ò Single CPU
- ò Routing and system management
- ò ISDN I/F in Software
- ò Modem I/F in software
- ò Quick time-to-Market
- q Excellent set of design and development tools



