# 82545EM/GM 82546EB/GB Gigabit Ethernet Controller Dynamically Changing Link Modes Application Note 463 Revision 1.0 2/18/04 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, that assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The 82545EM/GM 82546EB/GB Gigabit Ethernet Controller may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's web site at <a href="http://www.Intel.com">http://www.Intel.com</a>. Page 2 of 11 AP-463 Copyright © Intel Corporation, 2004 \* Third-party brands and names are the property of their respective owners. ### **Table of Contents** | Introduction | 4 | |------------------------------------------------|----| | Circuit Connections for Dynamic Mode Switching | 5 | | Internal SER/DES Pin Descriptions | 5 | | Internal PHY Interface Signals | | | External TBI Support | | | Software Support for Dynamic Mode Switching | | | <u>List of Tables</u> | | | Table 1: Internal SER/DES Pin Descriptions | | | Table 2: Internal PHY Pin Description | | | Table 3: External TBI Pin Descriptions | | | Table 4: Link Mode Bit Description | 8 | | Table of Figures | | | Figure 1: Sample Transition Diagram | 10 | AP-463 Page 3 of 11 #### Introduction The 82545EM/82545GM and 82546EB/82546GB Gigabit Ethernet Controllers contain three link modes of operation. The first incorporates the use of an internal fully IEEE-compliant Gigabit Media Independent Interface (GMII) connecting the MAC and internal PHY units. The second mode of operation incorporates the use of an internal Ten-Bit Interface (TBI), which connects the MAC to an internal Serial/De-serializing device (SER/DES). In standard applications, the 82545EM/GM and 82546EB/GB are designed in one of the two modes of operation. The third mode of operation exposes the internal TBI interface on external pins, bypassing the internal SER/DES. It may be desirable to create a design application such that the controller can dynamically switch, via software, between internal PHY mode and internal SER/DES mode. After research & testing, Intel has identified a mechanism which appears to support such application. It is important to note that though Intel believes to have identified a mechanism, as this is not a pre-production design-target or feature of the products, all responsibility for validating and supporting any implementation of such an application is considered to be customer responsibility. Additionally, for the purpose of this document, discussions surrounding the internal SER/DES mode of operation will also apply to external TBI mode of operation. The exception is the Link\_Mode indication bits and the pin descriptions discussed later in this application note. It is the intention of this document to be used as a guide, in conjunction with current 82545EM/GM and 82546EB/GB design documentation, describing how to develop a design capable of switching from internal PHY mode to internal SER/DES mode without requiring a system level reset or power cycle. This document refers to signal definitions and circuit connections described in the following documents: - Intel 82546EB Dual Port Gigabit Ethernet Controller Networking Silicon Datasheet - Intel 82546GB Dual Port Gigabit Ethernet Controller Networking Silicon Datasheet - AP-439 82545EM, 82545GM, 82546EB, and 82546GB Gigabit Ethernet Controllers Design Guide Application Note - Intel 82545EM Dual Port Gigabit Ethernet Controller Networking Silicon Datasheet - Intel 82545GM Dual Port Gigabit Ethernet Controller Networking Silicon Datasheet - Intel 82546EB Gigabit Ethernet Controller Networking Silicon Developer's Manual It is intended that future revisions of the design guides and software developer's manual will incorporate changes described within this document. AP-463 Page 4 of 11 #### **Circuit Connections for Dynamic Mode Switching** The following tables list the operation of pins affected in designs utilizing dynamic mode switching. For information on all pins, pin-outs, and design implementations on either internal PHY or internal SER/DES based designs, please see the appropriate design guide referenced above. The external interface signals are electrically defined in one of the following fashions: - **I**: A standard input-only signal. - **O**: A standard output-only signal. - **A**: Analog signal. - **P**: Power signal. #### **Internal SER/DES Pin Descriptions** The internal SER/DES interface utilizes the internal TBI bus to connect the media access controller (MAC) function of the device to the internal SER/DES device. When the device is not in internal SER/DES mode, the device holds the interface in a high impedance state. Note that SIG\_DETECT B, TXB+/-, and RXB+/- signals are applicable only for the 82546EB/GB controllers. | Signal Name | Type | Name & Function | |------------------|------|--------------------------------------------------------------------------| | TXA+/- | О | SER/DES Transmit Pairs A and B | | TXB+/- | | These signals make the differential transmit pair for 1.25 GHz serial | | | | interface. If the SER/DES interface is not used, these pins should not | | | | be connected | | RXA+/- | I | SER/DES Receive Pairs A and B | | RXB+/- | | These signals make the differential receive pair for the 1.25 GHz serial | | | | interface. If the SER/DES interface is not used, these pins should not | | | | be connected. | | SIG_DETECT(A and | I | Signal Detects A and B | | B) | | These pins indicate whether the SER/DES signals (connected to the | | | | 1.25 GHs serial interface) have been detected by the optical | | | | transceivers. If the SER/DES interface is not used, the SIG_DETECT | | | | inputs should be connected to ground using pull-down resistors. | **Table 1: Internal SER/DES Pin Descriptions** AP-463 Page 5 of 11 ### **Internal PHY Interface Signals** When the GMII interface is being used, the internal PHY will be powered. The PHY signals used are listed here. When the device is not in GMII mode, it will power down the internal PHY to save on power consumption and heat dissipation. Note that the Reference B and MDIB[0:4]+/- signals are only applicable for the 82546EB/GB devices. | Signal Name | Туре | Name & Function | |-------------|------|--------------------------------------------------------------------------------------------| | REF_A | P | Reference A | | | | This Reference signal should be connected to VSS through an | | | | external 2.49kΩ resistor | | MDIA[0]+/- | A | Media Dependent Interface A [0]. | | | | 1000BASE-T: In MDI configuration, MDIA[0]+/- corresponds | | | | to BI_DA+/- and in MDIX configuration | | | | MDIA[0]+/- corresponds to BI_DB+/ | | | | 100BASE-TX: In MDI configuration, MDIA[0]+/- is used for | | | | the transmit pair and in MDIX configuration | | | | MDIA[0]+/- is used for the receive pair. | | | | 10BASE-T: In MDI configuration, MDIA[0]+/- is used for | | | | the transmit pair and in MDIX configuration MDIA[0]+/- is used for the receive pair. | | MDIA[1]+/- | A | Media Dependent Interface A [1]. | | WIDIA[1]+/- | А | 1000BASE-T: In MDI configuration, MDIA[1]+/- corresponds | | | | to BI_DB+/- and in MDIX configuration | | | | MDIA[1]+/- corresponds to BI_DA+/ | | | | 100BASE-TX: In MDI configuration, MDIA[1]+/- is used for | | | | the receive pair and in MDIX configuration | | | | MDIA[1]+/- is used for the transmit pair. | | | | 10BASE-T: In MDI configuration, MDIA[1]+/- is used for | | | | the receive pair and in MDIX configuration | | | | MDIA[1]+/- is used for the transmit pair. | | MDIA[2]+/- | A | Media Dependent Interface A [2]. | | | | 1000BASE-T: In MDI configuration, MDIA[2]+/- corresponds | | | | to BI_DC+/- and in MDIX configuration | | | | MDIA[2]+/- corresponds to BI_DD+/ | | | | 100BASE-TX: Unused.<br>10BASE-T: Unused. | | MDIA[3]+/- | A | Media Dependent Interface A [3]. | | WIDIA[3]+/- | А | 1000BASE-T: In MDI configuration, MDIA[3]+/- corresponds | | | | to BI_DD+/- and in MDIX configuration | | | | MDIA[3]+/- corresponds to BI_DC+/ | | | | 100BASE-TX: Unused. | | | | 10BASE-T: Unused. | | REF_B | P | Reference B | | | | This Reference signal should be connected to VSS through an | | | | external 2.49kΩ resistor | | MDIB[0]+/- | A | Media Dependent Interface B [0]. | | | | 1000BASE-T: In MDI configuration, MDIB[0]+/- corresponds | | | | to BI_DA+/- and in MDIX configuration | | | | MDIB[0]+/- corresponds to BI_DB+/ 100BASE-TX: In MDI configuration, MDIB[0]+/- is used for | | | | the transmit pair and in MDIX configuration | | | | MDIB[0]+/- is used for the receive pair. | | | | 10BASE-T: In MDI configuration, MDIB[0]+/- is used for | | | | the transmit pair and in MDIX configuration | | | | MDIB[0]+/- is used for the receive pair. | | | | The Logica To about for the receive pair. | AP-463 Page 6 of 11 | Signal Name | Type | Name & Function | |-------------|------|----------------------------------------------------------| | MDIB[1]+/- | A | Media Dependent Interface B [1]. | | | | 1000BASE-T: In MDI configuration, MDIB[1]+/- corresponds | | | | to BI_DB+/- and in MDIX configuration | | | | MDIB[1]+/- corresponds to BI_DA+/ | | | | 100BASE-TX: In MDI configuration, MDIB[1]+/- is used for | | | | the receive pair and in MDIX configuration | | | | MDIB[1]+/- is used for the transmit pair. | | | | 10BASE-T: In MDI configuration, MDIB[1]+/- is used for | | | | the receive pair and in MDIX configuration | | | | MDIB[1]+/- is used for the transmit pair. | | MDIB[2]+/- | A | Media Dependent Interface B [2]. | | | | 1000BASE-T: In MDI configuration, MDIB[2]+/- corresponds | | | | to BI_DC+/- and in MDIX configuration | | | | MDIB[2]+/- corresponds to BI_DD+/ | | | | 100BASE-TX: Unused. | | | | 10BASE-T: Unused. | | MDIB[3]+/- | A | Media Dependent Interface B [3]. | | | | 1000BASE-T: In MDI configuration, MDIB[3]+/- corresponds | | | | to BI_DD+/- and in MDIX configuration | | | | MDIB[3]+/- corresponds to BI_DC+/ | | | | 100BASE-TX: Unused. | | | | 10BASE-T: Unused. | **Table 2: Internal PHY Pin Description** ### **External TBI Support** Note that when internal copper PHY or internal SERDES is used, such that the external TBI interface is unused, all inputs on this interface should be grounded, either directly to ground or through (a) resistor(s). | Signal Name | Type | Name & Function | |-------------|------|--------------------------------------------------------------------| | LOS / LINK | I | Loss of Signal (TBI) / Link Indication (Internal PHY) | | | | Loss of signal (high for lost signal) from the optical transceiver | | | | when LINK_MODE=11; active-high link indication from PHY | | | | in Internal PHY mode. | | TX_DATA[9] | O | Transmit Data: | | TX_DATA[8] | | TBI: TX_DATA[9:0] for transmit data bus | | TX_DATA[7] | | | | TX_DATA[6] | | | | TX_DATA[5] | | | | TX_DATA[4] | | | | TX_DATA[3] | | | | TX_DATA[2] | | | | TX_DATA[1] | | | | TX_DATA[0] | | | | GTX_CLK | О | Transmit Clock: | | | | TBI: 125MHz transmit clock. | | | | | AP-463 Page 7 of 11 | Signal Name | Type | Name & Function | |--------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EWRAP | 0 | Enable Wrap: TBI: EWRAP is low in normal operation. When it is high, the SERDES device is forced to transceiver loopback the serialized transmit data to the receiver. This pin is tri-stated during EEPROM read. In order to avoid a floating input in an external SERDES a weak external pull-down should be connected to this pin. | | RX_DATA[9] RX_DATA[8] RX_DATA[7] RX_DATA[6] RX_DATA[5] RX_DATA[4] RX_DATA[3] RX_DATA[2] RX_DATA[1] RX_DATA[1] RX_DATA[0] | I | Receive Data: TBI: RX_DATA[9:0] for receive data bus | | RBC0 | I | Receive Clock 0: TBI: RBC0 is receive clock (62.5Mb/s) | | RBC1 | I | Receive Clock 1: TBI: RBC1 is receive clock (62.6Mb/s; 180 degree phase shift of RBC0). | **Table 3: External TBI Pin Descriptions** #### **Software Support for Dynamic Mode Switching** The device's link mode is controlled by the Extended Device Control register -- CTRL\_EXT (0x00018) bits 23:22. The definitions of the LINK\_MODE bits are as follows: | Field | Bits | Initial | Description | |-----------|-------|---------|--------------------------------------------------| | | | Value | _ | | LINK_MODE | 23:22 | 0* | Link mode | | | | | This controls which interface is used to talk to | | | | | the link. | | | | | 00 = Direct Copper (1000Base-T) interface | | | | | (GMII/MII internal PHY mode) | | | | | 01 = reserved | | | | | 10 = Direct Fiber interface (using internal | | | | | SER/DES) | | | | | 11 = external TBI interface | **Table 4: Link Mode Bit Description** **NOTE:** Though the LINK\_MODE configuration may be specified separately for each LAN device within a dual port controller (82546EB/GB), the device only provides pins capable of supporting a single external TBI interface device at any given time. If the pins are used to support an external TBI interface, it is the responsibility of the system designer to ensure that only a single LAN device is configured for use of the external interface at any one time via the EEPROM and software settings. AP-463 Page 8 of 11 <sup>\*</sup> indicates value is loaded from the eeprom upon power up. The default value for the LINK\_MODE setting is directly mapped from the EEPROM's Initialization Control Word 3 (bits 1:0). Software can modify the LINK\_MODE indication by writing the corresponding value into this register. In order to allow the device to dynamically change modes, the EEPROM must be programmed so that the device will power up in internal PHY mode. Therefore, it is a requirement that ICW3 bits 1:0 are 00b. Once the device is powered up, software may change the link mode in order to switch which interface is currently active. **NOTE:** Before dynamically cycling a mode, ensure via the software device driver that the current mode of operation is not in the process of transmitting or receiving data. This is achieved by disabling the transmitter and receiver, waiting until the device is in an idle state, and then beginning the process for changing the link mode. Figure 1 shows an example of the transition process for changing modes between internal PHY and internal SER/DES. AP-463 Page 9 of 11 ## Internal PHY to Internal SER/DES Transition # Internal SER/DES to Internal PHY Transition **Figure 1: Sample Transition Diagram** Once the device is configured for internal SER/DES mode, any device reset will force a re-read of the EEPROM, thus resetting the mode to internal PHY mode. Therefore, if software resets the device for any reason other than switching back to internal PHY mode, it will be necessary to reset the link to internal SER/DES mode as described above. Complete requirements of the software will depend upon the platform and the specific application being addressed. The developer will need to configure the auto-negotiation AP-463 Page 10 of 11 parameters, transmit and receive configuration, and the descriptor structure for each mode as described in the 82546 software developer's manual. AP-463 Page 11 of 11