# Digital Semiconductor 21140A PCI Fast Ethernet LAN Controller # **Data Sheet** Order Number: EC-QN7PB-TE Revision/Update Information: This preliminary document supersedes the DECchip 21140A PCI Fast Ethernet LAN Controller Data Sheet (EC-QN7PA-TE). #### January 1996 While Digital believes the information included in this publication is correct as of the date of publication, it is subject to change without notice. Digital Equipment Corporation makes no representations that the use of its products in the manner described in this publication will not infringe on existing or future patent rights, nor do the descriptions contained in this publication imply the granting of licenses to make, use, or sell equipment or software in accordance with the description. @ Digital Equipment Corporation 1996. All rights reserved. Printed in U.S.A. DEC, DECchip, Digital, Digital Semiconductor, and the DIGITAL logo are trademarks of Digital Equipment Corporation. Digital Semiconductor is a Digital Equipment Corporation business. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. MicroWire is a registered trademark of BankAmerican Corporation. All other trademarks and registered trademarks are the property of their respective owners. # Contents | 1 | 21140A Overview | 1 | |-------|-----------------------------------------------|----| | 1.1 | General Description | 1 | | 1.2 | Features | 2 | | 1.3 | Microarchitecture | 3 | | 2 | Pinout | 6 | | 2.1 | Signal Reference Tables | 8 | | 2.2 | Pin Tables | 19 | | 2.3 | Signal Grouping by Function | 21 | | 3 | Electrical and Environmental Specifications | 23 | | 3.1 | Voltage Limit Ratings | 23 | | 3.2 | Temperature Limit Ratings | 23 | | 3.3 | Supply Current and Power Dissipation | 24 | | 3.3.1 | PCI I/O Voltage Specifications | 24 | | 3.3.2 | PCI Reset | 26 | | 3.3.3 | PCI Clock Specifications | 27 | | 3.3.4 | Other PCI Signals | 28 | | 3.4 | Serial, MII/SYM, Boot ROM, Serial ROM, and | | | | General-Purpose Port Interface Specifications | 30 | | 3.5 | Serial Network Port Timing | 30 | | 3.5.1 | Serial 10Mb/s Timing—Transmit | 31 | | 3.5.2 | Serial 10Mb/s Timing—Collision | 32 | | 3.5.3 | Serial 10Mb/s Timing—Receive, Start of Packet | 33 | | 3.5.4 | Serial 10Mb/s Timing—Receive, End of Packet | 33 | | 3.6 | MII/SYM Port Timing | 34 | | 3.6.1 | MII/SYM 10/100Mb/s and 10Mb/s Timing—Transmit | 35 | | 3.6.2 | MII/SYM 10/100Mb/s Timing—Receive | 36 | | 3.6.3 | MII/SYM 10/100Mb/s Timing—Signal Detect | 38 | | 3.6.4 | MII/SYM 10/100Mb/s Timing—Receive Error | 39 | | 3.6.5 | MII/SYM 10/100Mb/s Timing—Carrier Sense and | | | | Collision | 40 | | 3.7 | Boot ROM Port Timing | 41 | | 3.7.1 | Boot ROM Read Timing | 41 | | 3.7.2 | Boot ROM Write Timing | 43 | | | 3.8<br>3.9<br>3.10<br>3.10.1<br>3.10.2 | Serial ROM Port Timing External Register Timing Joint Test Action Group—Test Access Port JTAG dc Specifications JTAG Boundary-Scan Timing Mechanical Specifications | 45<br>46<br>48<br>48<br>48<br>50 | |-----|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Fig | ures | | | | | 1 | 21140A Block Diagram | 5 | | | 2 | 21140A Pinout Diagram (Top View) | 7 | | | 3 | PCI Reset Timing Diagram | 26 | | | 4 | PCI Clock Specification Timing Diagram | 27 | | | 5 | Timing Diagram for Other PCI Signals | 28 | | | 6 | Serial Network Port Timing Diagram—Transmit | 31 | | | 7 | Serial Network Port Timing Diagram—Collision | 32 | | | 8 | Serial Network Port Timing Diagram—Receive, Start of | | | | | Packet | 33 | | | 9 | Serial Network Port Timing Diagram—Receive, End of | 0.4 | | | 4.0 | Packet | 34 | | | 10 | MII/SYM Port Timing Diagram—Transmit | 35 | | | 11 | MII/SYM Port Timing Diagram—Receive | 36 | | | 12 | MII/SYM Port Timing Diagram—Signal Detect | 38 | | | 13 | MII/SYM Port Timing Diagram—Receive Error | 39 | | | 14 | MII/SYM Port Timing Diagram—Carrier Sense and Collision | 40 | | | 15 | Boot ROM Read Timing Diagram | 41 | | | 16 | Boot ROM Write Timing Diagram | 43 | | | 17 | Serial ROM Port Timing Diagram | 45 | | | 18 | External Register Read Timing Diagram | 46 | | | 19 | External Register Write Timing Diagram | 46 | | | 20 | JTAG Boundary-Scan Timing Diagram | 49 | | | 21 | Mechanical Layout of the 21140A | 51 | | | <u>- 1</u> | michianical dayout of the differ | 01 | # **Tables** | 1 | Index to Pinout Tables | 6 | |----|-------------------------------------------------------|----| | 2 | Logic Signals | 8 | | 3 | Power Pins | 9 | | 4 | Functional Description of 21140A Signals | 10 | | 5 | Input Pins | 19 | | 6 | Output Pins | 20 | | 7 | Input/Output Pins | 20 | | 8 | Open Drain Pins | 20 | | 9 | Signal Functions | 21 | | 10 | Voltage Limit Ratings | 23 | | 11 | Temperature Limit Ratings | 23 | | 12 | Supply Current and Power Dissipation | 24 | | 13 | I/O Voltage Specifications for 5.0-V Levels | 24 | | 14 | I/O Voltage Specifications for 3.3-V Levels | 25 | | 15 | PCI Reset Timing | 26 | | 16 | PCI Clock Specifications | 27 | | 17 | Other PCI Signals | 29 | | 18 | Serial, MII/SYM, Boot ROM, Serial ROM, and | | | | General-Purpose Port | 30 | | 19 | Serial Network Port Timing—Transmit | 31 | | 20 | Serial Network Port Timing—Collision | 32 | | 21 | Serial Network Port Timing—Receive, Start, and End of | | | | Packet | 34 | | 22 | MII/SYM Port Timing—Transmit | 35 | | 23 | MII/SYM Port Timing—Receive | 37 | | 24 | MII/SYM Port Timing—Signal Detect | 38 | | 25 | MII/SYM Port Timing—Receive Error | 39 | | 26 | MII/SYM Port Timing—Carrier Sense and Collision | 40 | | 27 | Boot ROM Read Timing Specifications | 42 | | 28 | Boot ROM Write Timing Specifications | 44 | | 29 | Serial ROM Port Timing Characteristics | 45 | | 30 | External Register Timing Specifications | 47 | | 31 | JTAG dc Specifications | 48 | | 32 | JTAG Interface Signal Timing Relationships | 49 | | 33 | Mechanical Specifications | 50 | #### 1 21140A Overview The Digital Semiconductor 21140A PCI Fast Ethernet LAN Controller (21140A) supports the peripheral component interconnect (PCI) bus. It provides a direct interface connection to the PCI and adapts easily to most other standard buses. The 21140A software interface and data structures are optimized to minimize the host CPU load and to allow for maximum flexibility in the buffer descriptor management. The 21140A contains large onchip FIFOs, so no additional onboard memory is required. The 21140A provides an upgradable boot ROM interface. The 21140A has several additional features that are not available on the 21140, yet it remains pin and software compatible with the 21140. #### 1.1 General Description The 21140A interfaces with the PCI bus by using onchip control and status registers (CSRs), and a shared CPU memory area that is set up mainly during initialization. This minimizes the processor involvement in the 21140A operation during normal reception and transmission. Traffic on the PCI bus is also minimized by filtering out received runt frames and by automatically retransmitting collided frames without needing to repeat a fetch from shared memory. The 21140A is compliant with the PCI Local Bus Specification, Revision 2.0 and Revision 2.1. On the network side, the 21140A provides two ports: a serial standard 7-wire (SRL) 10Mb/s port and a media-independent interface/symbol (MII/SYM) 10/100Mb/s port. The 10Mb/s port provides a direct interface to the external 10Mb/s front-end decoder (ENDEC). The 10/100Mb/s port supports two operational modes: - A direct interface to the external 10/100Mb/s ENDEC. The 21140A includes the onchip physical coding sublayer (PCS) and the scrambler for efficient 100BASE-T (CAT5 cable) implementation. - A full implementation of the MII standard. The 21140A is also capable of functioning in a full-duplex environment for both the 10Mb/s and 10/100Mb/s ports. #### 1.2 Features The 21140A has the following features: - Offers a single-chip Fast Ethernet controller for PCI local bus: - Provides a glue-less connection to the PCI bus - Supports two network ports: 10Mb/s and 10/100Mb/s - Provides a standard 10/100Mb/s MII supporting CAT3 unshielded twistedpair (UTP), CAT5 UTP, shielded twisted-pair (STP) and fiber cables - Contains onchip scrambler and PCS for CAT5 to significantly reduce cost of 100BASE-T solutions - Supports full-duplex operation on both 10Mb/s and 10/100Mb/s ports - Provides external and internal loopback capability on both ports - Contains a variety of flexible address filtering modes (including perfect, hash tables, inverse perfect, and promiscuous): - 16 perfect addresses (normal or inverse filtering) - 512 hash-filtered addresses - 512 hash-filtered multicast addresses and one perfect address - Pass all multicast - Promiscuous - Pass all incoming packets with a status report<sup>1</sup> - Offers a unique, patented solution to Ethernet capture-effect problem - Contains large independent receive and transmit FIFOs; no additional onboard memory required - Includes a powerful onchip direct memory access (DMA) with programmable burst size providing for low CPU utilization - Implements unique, patent-pending intelligent arbitration between DMA channels preventing underflow or overflow - Supports PCI clock frequency from dc to 33 MHz; network operational with PCI clock from 20 MHz to 33 MHz - Supports an unlimited PCI burst - Supports PCI read multiple command<sup>1</sup> Indicates 21140A features that are not available on the 21140. - Supports early interrupts on transmit<sup>1</sup> - Implements low-power management with two power-saving modes (sleep or $snooze)^1$ - Supports both PCI 5.0-V and 3.3-V signaling environments<sup>1</sup> - Supports either big or little endian byte ordering for buffers and descriptors - Contains 8-bit, general-purpose, programmable register and corresponding I/O pins - Provides LED support for various network activity indications - Provides MicroWire interface for serial ROM (1K and 4K EEPROM) - Provides an upgradable boot ROM (flash or EEPROM) interface of up to $256KB^1$ - Supports automatic loading of subvendor ID configuration register<sup>1</sup> - Implements JTAG-compatible test-access port with boundary-scan pins - Supports IEEE 802.3, ANSI 8802-3, and Ethernet standards - Implements low-power, 3.3-V complementary metal-oxide semiconductor (CMOS) process technology #### 1.3 Microarchitecture The following list describes the 21140A hardware components, and Figure 1 shows a block diagram of the 21140A: - PCI interface—Includes all interface functions to the PCI bus; handles all interconnect control signals; and executes PCI DMA and I/O transactions. - DMA—Contains dual receive and transmit controller; supports bursts of up to 32 longwords; handles data transfers between CPU memory and onchip memory. - FIFOs—Contains two FIFOs for receive and transmit; supports automatic packet deletion on receive (runt packets or after a collision) and packet retransmission after a collision on transmit. - TxM—Handles all CSMA/CD<sup>2</sup> MAC<sup>3</sup> transmit operations, and transfers data from transmit FIFO to the ENDEC for transmission. Indicates 21140A features that are not available on the 21140. Carrier-sense multiple access with collision detection Media access control - RxM—Handles all CSMA/CD receive operations, and transfers the data from the ENDEC to the receive FIFO. - Physical coding sublayer—Implements the encoding and decoding sublayer of the 100BASE-TX (CAT5) specification, including the squelch. - Scrambler/descrambler—Implements the twisted-pair physical layer medium dependent (TP-PMD) scrambler/descrambler scheme. - General-purpose register—Enables software to use for input or output functions. - Serial interface—Provides a 7-wire conventional interface to the Ethernet ENDEC components. - MII/SYM interface— Provides a full MII signal interface and a direct interface to the 10/100Mb/s ENDEC for CAT5. - Serial ROM—Provides a direct interface to the MicroWire Ethernet address ROM and system parameters. - Boot ROM—Includes the required interface to the boot ROM for read and write operations; supports accesses to bytes or longword (32-bit). Also provides the ability to connect an external 8-bit register to the boot ROM port. Figure 1 21140A Block Diagram ### 2 Pinout The 21140A is packaged in a 144-pin plastic quad flat pack (PQFP). The tables in this section provide a description of the pins and their respective signal definitions. Table 1 lists the tables in this section. Figure 2 shows the 21140A pinout. **Table 1 Index to Pinout Tables** | For this information | Refer to | | | | | |--------------------------------|----------|--|--|--|--| | Logic signals | Table 2 | | | | | | Power pins | Table 3 | | | | | | Functional signals description | Table 4 | | | | | | Input pins | Table 5 | | | | | | Output pins | Table 6 | | | | | | Input/output pins | Table 7 | | | | | | Open drain pins | Table 8 | | | | | | Signal functions | Table 9 | | | | | | | | | | | | Figure 2 21140A Pinout Diagram (Top View) LJ-04479.AI5 ## 2.1 Signal Reference Tables Table 2 provides an alphabetical list of the 21140A logic names and their pin numbers. Table 3 provides a list of the 21140A power pin numbers. Table 2 Logic Signals | Signal | Pin<br>Number | Signal | Pin<br>Number | Signal | Pin<br>Number | |--------|---------------|-------------|---------------|----------------|---------------| | ad<0> | 72 | ad<24> | 20 | frame_l | 39 | | ad<1> | 71 | ad<25> | 19 | gep<0> | 80 | | ad<2> | 69 | ad<26> | 17 | gep<1> | 81 | | ad<3> | 68 | ad<27> | 16 | gep<2> | 82 | | ad<4> | 66 | ad<28> | 14 | gep<3> | 83 | | ad<5> | 65 | ad<29> | 13 | gep<4> | 86 | | ad<6> | 63 | ad<30> | 11 | gep<5> | 87 | | ad<7> | 62 | ad<31> | 10 | gep<6> | 88 | | ad<8> | 60 | br_a<0> | 102 | gep<7> | 89 | | ad<9> | 58 | br_a<1> | 103 | gnt_l | 7 | | ad<10> | 57 | br_ad<0> | 91 | idsel | 22 | | ad<11> | 55 | br_ad<1> | 92 | int_l | 1 | | ad<12> | 54 | br_ad<2> | 93 | irdy_l | 40 | | ad<13> | 52 | br_ad<3> | 94 | mii_clsn | 112 | | ad<14> | 51 | br_ad<4> | 95 | mii_crs | 113 | | ad<15> | 50 | br_ad<5> | 96 | mii_dv | 111 | | ad<16> | 35 | br_ad<6> | 99 | mii_err | 110 | | ad<17> | 34 | br_ad<7> | 100 | mii_mdc | 106 | | ad<18> | 30 | $br_ce_l$ | 101 | mii_mdio | 105 | | ad<19> | 29 | $c_be_l<0>$ | 61 | mii/srl | 133 | | ad<20> | 27 | c_be_l<1 > | 48 | mii/sym_rclk | 114 | | ad<21> | 26 | $c_be_l<2>$ | 38 | mii/sym_rxd<0> | 115 | | ad<22> | 25 | $c_be_l<3>$ | 21 | mii/sym_rxd<1> | 116 | | ad<23> | 24 | devsel_l | 42 | mii/sym_rxd<2> | 117 | | | | | | | | Table 2 (Cont.) Logic Signals | Signal | Pin<br>Number | Signal | Pin<br>Number | Signal | Pin<br>Number | |----------------|---------------|---------------|---------------|------------|---------------| | mii/sym_rxd<3> | 118 | req_l | 8 | srl_tclk | 139 | | mii/sym_tclk | 123 | rst_l | 2 | srl_txd | 138 | | mii/sym_txd<0> | 126 | $\mathbf{sd}$ | 109 | srl_txen | 140 | | mii/sym_txd<1> | 127 | serr_l | 46 | stop_l | 43 | | mii/sym_txd<2> | 130 | sr_ck | 78 | sym_link | 124 | | mii/sym_txd<3> | 131 | sr_cs | 79 | sym_rxd<4> | 119 | | mii/sym_txen | 125 | sr_di | 77 | sym_txd<4> | 132 | | nc | 104 | sr_do | 76 | tck | 141 | | par | 47 | srl_clsn | 134 | tdi | 143 | | pci_clk | 5 | srl_rclk | 137 | tdo | 144 | | perr_l | 45 | srl_rxd | 135 | tms | 142 | | rcv_match | 122 | srl_rxen | 136 | trdy_l | 41 | | | | | | | | Table 3 Power Pins | Signal | Pin Numbers | Signal | Pin Numbers | |-------------------|------------------|-----------|-----------------| | vdd (3.3 V) | 3, 6, 18, 28, | vss (GND) | 4, 9, 12, 15, | | | 31, 44, 56, 67, | | 23, 32, 33, 36, | | | 75, 85, 98, 107, | | 37, 49, 53, 59, | | | 121, 129 | | 64, 70, 74, 84, | | | | | 90, 97, 108, | | | | | 120, 128 | | vdd_clamp (5.0 V) | 73 | | | Table 4 provides a functional description of each of the 21140A signals. These signals are listed alphabetically. The functional grouping of each pin is listed in Section 2.3. The following terms describe the 21140A pinout: #### **Address phase** Address and appropriate bus commands are driven during this cycle. #### Data phase Data and the appropriate byte enable codes are driven during this cycle. All pin names with the \_l suffix are asserted low. The following abbreviations are used in Table 4: I = Input O = Output I/O = Input/output O/D = Open drain P = Power Table 4 Functional Description of 21140A Signals | | | - | _ | |----------|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Туре | Pin<br>Number | Description | | ad<31:0> | I/O | See<br>Table 2. | 32-bit PCI address and data lines. Address and data bits are multiplexed on the same pins. During the first clock cycle of a transaction, the address bits contain a physical address (32 bits). During subsequent clock cycles, these same lines contain 32 bits of data. A 21140A bus transaction consists of an address phase followed by one or more data phases. The 21140A supports both read and write bursts (in master operation only). Little and big endian byte ordering can be used. | | br_a<0> | O | 102 | Boot ROM address line bit 0. In a 256KB configuration, this pin also carries in two consecutive address cycles, boot ROM address bits 16 and 17. | | | | | (continued on next next) | Table 4 (Cont.) Functional Description of 21140A Signals | Signal | Туре | Pin<br>Number | Description | |-------------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | br_a<1> | 0 | 103 | Boot ROM address line bit 1. This pin also latches the boot ROM address and control lines by the two external latches. | | br_ad<7:0> | I/O | See<br>Table 2. | Boot ROM address and data multiplexed lines bits 7 through 0. In the first of two consecutive address cycles, these lines contain the boot ROM address bits 7 through 2, <b>oe_1</b> and <b>we_1</b> ; followed by boot ROM address bits 15 through 8 in the second cycle. During the data cycle, bits 7 through 0 contain data. | | | | | During operation with the external register, these lines are used to carry data bits 7 through 0 to and from the external register. | | br_ce_l | O | 101 | Boot ROM or external register chip enable. | | c_be_l<3:0> | I/O | See<br>Table 2. | Bits 0 through 3 of the bus command and byte enable lines. Bus command and byte enable are multiplexed on the same PCI pins. | | | | | During the address phase of the transaction, these 4 bits provide the bus command. | | | | | During the data phase, these 4 bits provide<br>the byte enable. The byte enable determines<br>which byte lines carry valid data. For<br>example, bit 0 applies to byte 0, and bit 3<br>applies to byte 3. | | devsel_l | I/O | 42 | Device select is asserted by the target of the current bus access. When the 21140A is the initiator of the current bus access, it expects the target to assert <b>devsel_l</b> within five bus cycles, confirming the access. If the target does not assert <b>devsel_l</b> within the required bus cycles, the 21140A aborts the cycle. To meet the timing requirements, the 21140A asserts this signal in a medium speed (within two bus cycles). | | | | | (continued on next nage | Table 4 (Cont.) Functional Description of 21140A Signals | Signal | Туре | Pin<br>Number | Description | |----------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | frame_l | I/O | 39 | The <b>frame_l</b> signal is driven by the 21140A (bus master) to indicate the beginning and duration of an access. The <b>frame_l</b> signal asserts to indicate the beginning of a bus transaction. While <b>frame_l</b> is asserted, data transfers continue. The <b>frame_l</b> signal deasserts to indicate that the next data phase is the final data phase transaction. | | gep<7:0> | I/O | See<br>Table 2. | General-purpose pins can be used by software as either status pins or control pins. These pins can be configured by software to perform either input or output functions. | | gnt_l | Ι | 7 | Bus grant asserts to indicate to the 21140A that access to the bus is granted. | | idsel | Ι | 22 | Initialization device select asserts to indicate that the host is issuing a configuration cycle to the 21140A. | | int_l | O/D | 1 | Interrupt request asserts when one of the appropriate bits of CSR5 sets and causes an interrupt, provided that the corresponding mask bit in CSR7 is not asserted. Interrupt request deasserts by writing a 1 into the appropriate CSR5 bit. | | | | | If more than one interrupt bit is asserted in CSR5 and the host does not clear all input bits, the 21140A deasserts <b>int_l</b> for one cycle to support edge-triggered systems. | | | | | This pin must be pulled up by an external resistor. | | | | | (continued on next name) | Table 4 (Cont.) Functional Description of 21140A Signals | | _ | Pin | | | | |----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal | Туре | Number | Description | | | | irdy_l | I/O | 40 | Initiator ready indicates the bus master's ability to complete the current data phase of the transaction. | | | | | | | A data phase is completed on any rising edge of the clock when both <b>irdy_l</b> and target ready <b>trdy_l</b> are asserted. Wait cycles are inserted until both <b>irdy_l</b> and <b>trdy_l</b> are asserted together. | | | | | | | When the 21140A is the bus master, <b>irdy_l</b> is asserted during write operations to indicate that valid data is present on the 32-bit <b>ad</b> lines. During read operations, the 21140A asserts <b>irdy_l</b> to indicate that it is ready to accept data. | | | | mii_clsn | I | 112 | Collision detected is asserted when detected<br>by an external physical layer protocol (PHY)<br>device. | | | | mii_crs | Ι | 113 | Carrier sense is asserted by the PHY when the media is active. | | | | mii_dv | I | 111 | Data valid is asserted by an external PHY when receive data is present on the <b>mii/sym_rxd</b> lines and is deasserted at the end of the packet. This signal should be synchronized with the <b>mii/sym_rclk</b> signal. | | | | mii_err | I | 110 | Receive error asserts when a data decoding error is detected by an external PHY device. This signal is synchronized to mii/sym_rclk and can be asserted for a minimum of one receive clock. When asserted during a packet reception, it sets the cyclic redundancy check (CRC) error bit in the receive descriptor (RDES0). | | | | mii_mdc | O | 106 | MII management data clock is sourced by<br>the 21140A to the PHY devices as a timing<br>reference for the transfer of information on<br>the <b>mii_mdio</b> signal. | | | | | | | (continued on next nego | | | Table 4 (Cont.) Functional Description of 21140A Signals | Type | Pin<br>Number | Description | |------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O | 105 | MII management data input/output transfers control information and status between the PHY and the 21140A. | | 0 | 133 | Indicates the selected port: SRL or MII/SYM. When asserted, the MII/SYM port is active. When deasserted, the SRL port is active. | | Ι | 114 | Supports either the 25-MHz or 2.5-MHz receive clock. This clock is recovered by the PHY. | | I | See<br>Table 2. | Four parallel receive data lines when MII mode is selected. This data is driven by an external PHY that attached the media and should be synchronized with the mii/sym_rclk signal. | | Ι | 123 | Supports the 25-MHz or 2.5-MHz transmit clock supplied by the external physical layer medium dependent (PMD) device. This clock should always be active. | | 0 | See<br>Table 2. | Four parallel transmit data lines. This data is synchronized to the assertion of the <b>mii/sym_tclk</b> signal and is latched by the external PHY on the rising edge of the <b>mii/sym_tclk</b> signal. | | 0 | 125 | Transmit enable signals that the transmit is active to an external PHY device. In PCS mode (CSR6<23>), this signal reflects the transmit activity of the MAC sublayer. | | O | 104 | No connection. | | I/O | 47 | Parity is calculated by the 21140A as an ever parity bit for the 32-bit <b>ad</b> and 4-bit <b>c_be_l</b> lines. | | | | During address and data phases, parity is calculated on all the <b>ad</b> and <b>c_be_l</b> lines whether or not any of these lines carry meaningful information. | | | I/O O I I O O O | I/O 105 O 133 I 114 I See Table 2. I 123 O See Table 2. O 125 O 104 | Table 4 (Cont.) Functional Description of 21140A Signals | Туре | Pin<br>Number | Description | |------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | 5 | The clock provides the timing for the 21140A related PCI bus transactions. All the bus signals are sampled on the rising edge of <b>pci_clk</b> . The clock frequency range is between 25 MHz and 33 MHz. | | I/O | 45 | Parity error asserts when a data parity error is detected. | | | | When the 21140A is the bus master and a parity error is detected, the 21140A asserts both CSR5 bit 13 (system error) and CFCS bit 8 (serr_l enable). Next, it completes the current data burst transaction, then stops operation. After the host clears the system error, the 21140A continues its operation. | | | | When the 21140A is the bus target and a parity error is detected, the 21140A asserts <b>perr_l</b> . | | | | This pin must be pulled up by an external resistor. | | O | 122 | Receive match indication is asserted when a received packet has passed address recognition. | | O | 8 | Bus request is asserted by the 21140A to indicate to the bus arbiter that it wants to use the bus. | | Ι | 2 | Resets the 21140A to its initial state. This signal must be asserted for at least 10 active PCI clock cycles. When in the reset state, all PCI output pins are put into tristate and all PCI O/D signals are floated. | | I | 109 | Signal detect indication supplied by an external physical layer medium dependent (PMD) device. | | | I I/O O I | Type Number I 5 I/O 45 O 122 O 8 I 2 | Table 4 (Cont.) Functional Description of 21140A Signals | Signal | Туре | Pin<br>Number | Description | |----------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | serr_l | I/O | 46 | If an address parity error is detected and CFCS bit 31 (detected parity error) is enabled, 21140A asserts both <b>serr_l</b> (system error) and CFCS bit 30 (signal system error). | | | | | When an address parity error is detected, system error asserts two clocks after the failing address. | | | | | This pin must be pulled up by an external resistor. | | sr_ck | O | 78 | Serial ROM clock signal. | | sr_cs | O | 79 | Serial ROM chip-select signal. | | sr_di | O | 77 | Serial ROM data-in signal. | | sr_do | I | 76 | Serial ROM data-out signal. | | srl_clsn | I | 134 | Collision detect signals a collision occurrence<br>on the Ethernet cable to the 21140A. It may<br>be asserted and deasserted asynchronously by<br>the external ENDEC to the receive clock. | | srl_rclk | I | 137 | Receive clock carries the recovered receive clock supplied by an external ENDEC. During idle periods, <b>srl_rclk</b> may be inactive. | | srl_rxd | I | 135 | Receive data carries the input receive data from the external ENDEC. The incoming data should be synchronous with the <b>srl_rclk</b> signal. | | srl_rxen | I | 136 | Receive enable signals activity on the Ethernet cable to the 21140A. It is asserted when receive data is present on the Ethernet cable and is deasserted at the end of a frame. It may be asserted and deasserted asynchronously to the receive clock (srl_rclk) by the external ENDEC. | | srl_tclk | Ι | 139 | Transmit clock carries the transmit clock supplied by an external ENDEC. This clock must always be active (even during reset). | | | | | (continued on next nage) | Table 4 (Cont.) Functional Description of 21140A Signals | Туре | Pin<br>Number | Description | |------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 138 | Transmit data carries the serial output data from the 21140A. This data is synchronized to the <b>srl_tclk</b> signal. | | 0 | 140 | Transmit enable signals an external ENDEC that the 21140A transmit is in progress. | | I/O | 43 | Stop indicator indicates that the current target is requesting the bus master to stop the current transaction. | | | | The 21140A responds to the assertion of <b>stop_1</b> when it is the bus master, either to disconnect, retry, or abort. | | 0 | 124 | Indicates that the descrambler is locked to the input data signal. | | I | 119 | Receive data, together with the four receive lines mii/sym_rxd<3:0>, provide five parallel lines of data in symbol form for use in PCS mode (100BASE-T, CSR6<23>). This data is driven by an external PMD device and should be synchronized to the mii/sym_rclk signal. | | 0 | 132 | Transmit data, together with the four transmit lines mii/sym_txd<3:0>, provide five parallel lines of data in symbol form for use in PCS mode (100BASE-T, CSR6<23>). This data is synchronized on the rising edge of the mii/sym_tclk signal. | | I | 141 | JTAG clock shifts state information and test data into and out of the 21140A during JTAG test operations. This pin should not be left unconnected. | | Ι | 143 | JTAG data in is used to serially shift test data and instructions into the 21140A during JTAG test operations. This pin should not be left unconnected. | | O | 144 | JTAG data out is used to serially shift test data and instructions out of the 21140A during JTAG test operations. | | | O O I/O O I I I I I | Type Number O 138 O 140 I/O 43 O 124 I 119 O 132 I 141 I 143 | Table 4 (Cont.) Functional Description of 21140A Signals | Signal | Туре | Pin<br>Number | Description | |-----------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tms | I | 142 | JTAG test mode select controls the state operation of JTAG testing in the 21140A. This pin should not be left unconnected. | | trdy_l | I/O | 41 | Target ready indicates the target agent's ability to complete the current data phase of the transaction. | | | | | A data phase is completed on any clock when both <b>trdy_l</b> and <b>irdy_l</b> are asserted. Wait cycles are inserted until both <b>irdy_l</b> and <b>trdy_l</b> are asserted together. | | | | | When the 21140A is the bus master, target ready is asserted by the bus slave on the read operation, indicating that valid data is present on the <b>ad</b> lines. During a write cycle, it indicates that the target is prepared to accept data. | | vdd | P | See<br>Table 3. | 3.3-V supply input voltage. | | vdd_clamp | P | 73 | 5.0-V reference for 5.0-V signaling environments and 3.3 V for 3.3-V signaling environments. | | VSS | P | See<br>Table 3. | Ground pins. | #### 2.2 Pin Tables This section contains four types of pin tables: - Table 5 lists the input pins. - Table 6 lists the output pins. - Table 7 lists the input/output pins. - Table 8 lists the open drain pins. Table 5 Input Pins | | Active | | Active | |------------------|--------|-------------|--------| | Signal | Level | Signal | Level | | gnt_l | Low | sd | High | | idsel | High | sr_do | High | | mii_clsn | High | srl_clsn | High | | mii_crs | High | srl_rclk | _ | | mii_dv | High | srl_rxd | _ | | mii_err | High | srl_rxen | High | | mii/sym_rclk | _ | $srl\_tclk$ | _ | | mii/sym_rxd<3:0> | _ | sym_rxd<4> | _ | | mii/sym_tclk | _ | tck | _ | | pci_clk | _ | tdi | _ | | rst_l | Low | tms | High | Table 6 Output Pins | | Active | | Active | |------------------|--------|------------|--------| | Signal | Level | Signal | Level | | br_a<0> | High | req_l | Low | | br_a<1> | High | $sr\_ck$ | _ | | br_ce_l | Low | $sr_cs$ | High | | mii_mdc | _ | sr_di | High | | mii/srl | _ | $srl\_txd$ | _ | | mii/sym_txd<3:0> | _ | srl_txen | High | | mii_txen | High | sym_link | High | | nc | _ | sym_txd<4> | _ | | rcv_match | High | tdo | High | Table 7 Input/Output Pins | | Active | | Active | |-------------|--------|------------------------------|--------| | Signal | Level | Signal | Level | | ad<31:0> | _ | mii_mdio | _ | | br_ad<7:0> | _ | par | _ | | c_be_l<3:0> | Low | perr_l | Low | | devsel_l | Low | serr_l | Low | | frame_l | Low | stop_l | Low | | gep<7:0> | _ | $\mathbf{trdy}_{\mathbf{l}}$ | Low | | irdy_l | Low | | | **Table 8 Open Drain Pins** | | Active | |--------|--------| | Signal | Level | | int_l | Low | # 2.3 Signal Grouping by Function Table 9 lists the signals according to their interface function. **Table 9 Signal Functions** | Interface | Function | Signal | |---------------------|----------------------------------|------------------------------------| | PCI | Address and data | ad<31:0>, par | | | Arbitration | gnt_l, req_l | | | Bus command and byte enable | c_be_l<3:0> | | | Device select | devsel_l, idsel | | | Error reporting | perr_l, serr_l | | | Interrupt | int_l | | | System | pci_clk, rst_l | | | Control signals | $frame\_l,stop\_l,irdy\_l,trdy\_l$ | | MII/symbol | Transmit data lines | mii/sym_txd<3:0> | | Network port | Receive data lines | mii/sym_rxd<3:0> | | | Transmit, receive clocks | mii/sym_tclk, mii/sym_rclk | | | SYM mode | sym_rxd<4>, sym_txd<4> | | | Signal detection | $\mathbf{sd}$ | | | Transmit enable | mii_txen | | | Collision detect | mii_clsn | | | Error reporting | mii_err | | | Data control | mii_dv, mii_crs | | | MII management data clock | mii_mdc | | | MII management data input/output | mii_mdio | | Serial network port | Transmit and receive data | srl_txd, srl_rxd | | | Transmit control | srl_txen, srl_tclk | | | Receive control | srl_rxen, srl_rclk | | | Collision detect | srl_clsn | | | | (continued on next page | Table 9 (Cont.) Signal Functions | Interface | Function | Signal | |------------------|--------------------------------|----------------------------------| | Miscellaneous | LED indicators | rcv_match, sym_link | | | General-purpose pins | gep<7:0> | | | MII/SYM and serial port select | mii/srl | | Test access port | JTAG test operations | tck, tdi, tdo, tms | | Serial ROM port | Serial ROM | $sr\_ck, sr\_cs, sr\_di, sr\_do$ | | Boot ROM | ROM interface | br_a<1:0>, br_ad<7:0>, br_ce_l | | Power | 3.3-V and 5.0-V supply input | vdd, vdd_clamp | | | Ground | vss | # 3 Electrical and Environmental Specifications This section contains the electrical and environmental specifications for the 21140A. Stresses greater than the maximum or less than the minimum ratings can cause permanent damage to the 21140A. Exposure to the maximum or minimum ratings for extended periods of time lessen the reliability of the 21140A. #### 3.1 Voltage Limit Ratings Table 10 lists the voltage limit ratings. **Table 10 Voltage Limit Ratings** | Parameter | Minimum | Maximum | | |--------------------------------|---------|---------|--| | Power supply voltage | +3.0 V | +3.6 V | | | $vdd\_clamp (3.3 \text{ V})^1$ | +3.0 V | +3.6 V | | | vdd_clamp (5.0 V) | +4.75 V | +5.25 V | | | ESD protection voltage | _ | 2000 V | | $<sup>^1</sup>$ In the 3.3-V signaling environment, $vdd\_clamp$ must not be more than +0.3 V above vdd. #### 3.2 Temperature Limit Ratings Table 11 lists the temperature limit ratings. **Table 11 Temperature Limit Ratings** | Parameter | Minimum | Maximum | |-----------------------|-----------------------|---------| | Storage temperature | –55°C | +125°C | | Operating temperature | $0^{\circ}\mathrm{C}$ | 70°C | #### 3.3 Supply Current and Power Dissipation The values in Table 12 are estimates based on a PCI clock frequency of 33 MHz and a network data rate of 10Mb/s for SRL and 10/100Mb/s for MII. Table 12 Supply Current and Power Dissipation | Symbol | Conditions | Typical | Maximum | Units | |-------------------|----------------------------------------------------------------|---------|---------|-------| | IDD | $\mathbf{vdd} = 3.6 \text{ V}, \text{Ta} = 70^{\circ}\text{C}$ | 135 | 190 | mA | | Normal power mode | $\mathbf{vdd} = 3.6 \text{ V}, \text{Ta} = 70^{\circ}\text{C}$ | 0.48 | 0.68 | W | | Snooze power mode | $\mathbf{vdd} = 3.6 \text{ V}, \text{Ta} = 70^{\circ}\text{C}$ | 0.28 | 0.36 | W | | Sleep power mode | $\mathbf{vdd} = 3.6 \text{ V}, \text{Ta} = 70^{\circ}\text{C}$ | 0.21 | 0.28 | W | #### 3.3.1 PCI I/O Voltage Specifications The 21140A meets the I/O voltage specifications listed in Table 13 and Table 14. Table 13 I/O Voltage Specifications for 5.0-V Levels | Symbol | Parameter | Condition | Minimum | Maximum | |------------------------------|-----------------------|--------------------------------------------|---------|-------------------| | $\overline{V_{\mathrm{ih}}}$ | Input high voltage | _ | 2.0 V | vdd_clamp + 0.5 V | | $V_{\rm il}$ | Input low voltage | _ | –0.5 V | 0.8 V | | $\mathbf{I_i}^1$ | Input leakage current | $0.5~{ m V} < { m V}_{ m in} < 2.7~{ m V}$ | _ | $\pm 70~\mu A$ | | $V_{\mathrm{oh}}$ | Output high voltage | $I_{out}$ = $-2$ mA | 2.4 V | _ | | ${ m V_{ol}}^2$ | Output low voltage | $I_{out}$ = 3 mA, 6 mA | _ | 0.55 V | | $\operatorname{Cap}^3$ | Pin capacitance | _ | 5 pF | 8 pF | <sup>&</sup>lt;sup>1</sup>Input leakage currents include high-impedance output leakage for all bidirectional buffers with tristate <sup>&</sup>lt;sup>2</sup>Signals without pull-up resistors have a low output current of 3 mA. Signals requiring pull-up resistors (including **frame\_l, trdy\_l, irdy\_l, devsel\_l, stop\_l, serr\_l,** and **perr\_l**) have a low output current of 6 mA. <sup>&</sup>lt;sup>3</sup>Parameter design guarantee. Table 14 I/O Voltage Specifications for 3.3-V Levels | Symbol | Parameter | Condition | Minimum | Maximum | |------------------------|-----------------------------|--------------------------------------------|--------------------------|-----------------------------| | $\overline{ m V_{ih}}$ | Input high<br>voltage | _ | 0.475 * <b>vdd_clamp</b> | vdd_clamp + 0.5 V | | $V_{\rm il}$ | Input low<br>voltage | _ | -0.5 V | $0.325*\mathbf{vdd\_clamp}$ | | ${\rm I_i}^1$ | Input<br>leakage<br>current | $0.0~V < V_{\rm in} < \mathbf{vdd\_clamp}$ | _ | ±70 μΑ | | $V_{\mathrm{oh}}$ | Output<br>high<br>voltage | $I_{\rm out}$ = $-500~\mu A$ | 0.9 * vdd_clamp | _ | | $V_{\rm ol}$ | Output low voltage | $I_{out}$ = 1500 $\mu A$ | _ | $0.1*\mathbf{vdd\_clamp}$ | | Cap <sup>2</sup> | Pin<br>capacitance | _ | 5 pF | 8 pF | $<sup>\</sup>overline{\ }^1$ Input leakage currents include high-impedance output leakage for all bidirectional buffers with tristate outputs. $<sup>^2 \</sup>mbox{Parameter}$ design guarantee. #### 3.3.2 PCI Reset PCI reset (pci\_rst) is an asynchronous signal that must be active for at least 10 active PCI clock (pci\_clk) cycles. Figure 3 shows the PCI reset timing characteristics, and Table 15 lists the PCI reset signal limits. Figure 3 PCI Reset Timing Diagram Table 15 PCI Reset Timing | Symbol | Parameter | Minimum | Maximum | Conditions | |--------|--------------------------------|-------------|----------------|-----------------------| | Trst | <pre>pci_rst pulse width</pre> | 10 * Tcycle | Not applicable | <b>pci_clk</b> active | #### 3.3.3 PCI Clock Specifications The clock frequency range for the PCI is between 20 MHz and 33 MHz.<sup>4</sup> Figure 4 shows the PCI clock specification timing characteristics and required measurement points for both 5-V and 3.3-V signaling environments. Table 16 lists the frequency-derived clock specifications. Figure 4 PCI Clock Specification Timing Diagram Table 16 PCI Clock Specifications | Symbol | Parameter | Minimum | Maximum | |-----------------------|-------------------|---------|---------| | Tcycle | Cycle time | 30 ns | 50 ns | | Thigh | pci_clk high time | 11 ns | _ | | Tlow | pci_clk low time | 11 ns | _ | | ${\rm Tr}/{\rm Tf}^1$ | pci_clk slew rate | 1 V/ns | 4 V/ns | <sup>&</sup>lt;sup>1</sup>Rise and fall times are specified in terms of the edge rate measured in V/ns. Parameter design guarantee. The PCI clock frequency is from dc to 33 MHz; network operational with the PCI clock from 20 MHz to 33 MHz. #### 3.3.4 Other PCI Signals Figure 5 shows the timing diagram characteristics, and Table 17 lists the other PCI signals. This timing is identical to the timing for the general-purpose register signals. Figure 5 Timing Diagram for Other PCI Signals <sup>&</sup>lt;sup>1</sup> Vtest is 1.5 V in 5.0-V signaling environment and is 0.4 \* vdd\_clamp in 3.3-V signaling environment. LJ04719A.AI5 \_ Note The value for Vtest in Figure 17 in a 5-V signaling environment is 1.5 V, and in a 3.3-V signaling environment is 0.4 \* **vdd\_clamp**. Table 17 Other PCI Signals | Symbol | Parameter | Minimum | Maximum | | |-------------------|---------------------------------------------|---------|---------|--| | Tval <sup>2</sup> | clk-to-signal valid<br>delay | 2 ns | 11 ns | | | Ton <sup>1</sup> | Float-to-active delay from clk | 2 ns | _ | | | Toff <sup>1</sup> | Active-to-float delay from clk | _ | 28 ns | | | Tsu | Input signal valid<br>setup time before clk | 7 ns | _ | | | Th | Input signal hold time from clk | 0 ns | _ | | <sup>&</sup>lt;sup>1</sup>Parameter design guarantee. $<sup>^2\</sup>mathrm{Load}$ for this measurement is as specified in the PCI Local Bus Specification, Revision 2.0 and Revision 2.1. ## 3.4 Serial, MII/SYM, Boot ROM, Serial ROM, and General-Purpose Port **Interface Specifications** Table 18 lists the specifications for the serial, MII/SYM, boot ROM, serial ROM, and general-purpose port interfaces. Table 18 Serial, MII/SYM, Boot ROM, Serial ROM, and General-Purpose Port | | | | | - | | |------------------------------|---------------------------------------------------------------------|-----------------------------------------------|---------|------------|---------| | Symbol | Definition | Condition | Minimum | Maximum | Units | | $\overline{V_{\mathrm{oh}}}$ | Output high voltage | $I_{oh} = -4 \text{ mA}$ | 2.4 | _ | V | | $V_{ol}$ | Output low voltage | $I_{ol} = 4 \text{ mA}$ | _ | 0.4 | V | | $V_{ih}$ | Input high voltage | _ | 2.0 | _ | V | | $ m V_{il}$ | Input low voltage | _ | _ | 0.8 | V | | $I_{in}$ | Input current | $V_{in}$ = $V_{cc}$ or $V_{ss}$ | -10.0 | 10.0 | μΑ | | $I_{ip}$ | Input leakage current on pin with internal pull-up resistor (sr_do) | 0.0 <b>&lt;</b> Vin <b><vdd< b=""></vdd<></b> | _ | +20/-10001 | $\mu A$ | | $I_{oz}{}^2$ | Maximum tristate output leakage current | $V_{in}$ = $V_{dd}$ or $V_{ss}$ | -10.0 | 10.0 | μA | $<sup>^{1}</sup>$ For pin **sr\_do**, which has an internal pull-up resistor, the maximum leakage current of 1 mA can occur when Vin = 0 V. # 3.5 Serial Network Port Timing This section describes the serial network port timing limits. <sup>&</sup>lt;sup>2</sup>For **br\_ce\_l**, the maximum value is 1000.0 μA. ## 3.5.1 Serial 10Mb/s Timing—Transmit Figure 6 shows the serial network port transmit timing characteristics, and Table 19 lists the serial network port transmit timing limits. Ttcr Ttch srl\_tclk Ttcc Ttdp Ttdh srl\_txd<03:00> Ttep Tteh srl\_txen LJ-04720.AI5 Figure 6 Serial Network Port Timing Diagram—Transmit Table 19 Serial Network Port Timing—Transmit | Symbol | Definition | Minimum | Maximum | Units | |-------------------|---------------------------------------------------------------|---------|---------|-------| | Ttcl | srl_tclk low time | 45 | 55 | ns | | Ttch | srl_tclk high time | 45 | 55 | ns | | ${ m Ttcr}^1$ | <b>srl_tclk</b> rise time | _ | 8 | ns | | $\mathrm{Ttcf}^1$ | srl_tclk fall time | _ | 8 | ns | | Ttdp | <pre>srl_tclk fall time to srl_txd valid</pre> | _ | 26 | ns | | Ttdh | $\mathbf{srl\_txd}$ hold after $\mathbf{srl\_tclk}$ fall time | 5 | _ | ns | | Ttep | <pre>srl_tclk fall time to srl_txen valid</pre> | _ | 26 | ns | | Tteh | srl_txen hold after srl_tclk fall time | 5 | _ | ns | $<sup>^{1}</sup>$ Parameter design guarantee ### 3.5.2 Serial 10Mb/s Timing—Collision Figure 7 shows the serial network port collision timing characteristics, and Table 20 lists the serial network port collision timing limit. Figure 7 Serial Network Port Timing Diagram—Collision Table 20 Serial Network Port Timing—Collision | Symbol | Definition | Minimum | Maximum | Units | |-------------------|--------------------|---------|---------|-------| | Tclh <sup>1</sup> | srl_clsn high time | 20 | _ | ns | $<sup>^{1}</sup>$ Parameter design guarantee ### 3.5.3 Serial 10Mb/s Timing—Receive, Start of Packet Figure 8 shows the serial network port timing characteristics in receive mode, start of packet; and Table 21 lists the serial network port timing limits in receive mode, start of packet. Figure 8 Serial Network Port Timing Diagram—Receive, Start of Packet ### 3.5.4 Serial 10Mb/s Timing—Receive, End of Packet Figure 9 shows the serial network port timing characteristics in receive mode, end of packet; and Table 21 lists the serial network port timing limits in receive mode, end of packet. srl\_rclk srl\_rxd BIT N **←** Treh srl\_rxen Trel LJ-04723.AI5 Figure 9 Serial Network Port Timing Diagram—Receive, End of Packet Table 21 Serial Network Port Timing—Receive, Start, and End of Packet | Symbol | Definition | Minimum | Maximum | Units | |-------------------|--------------------------------------------------|---------|---------|-------| | Tree | srl_rclk cycle time | 85 | 118 | ns | | Trcl | srl_rclk low time | 38 | 80 | ns | | Trch | srl_rclk high time | 38 | 80 | ns | | ${ m Trcr}^1$ | srl_rclk rise time | _ | 8 | ns | | $\mathrm{Trcf}^1$ | srl_rclk fall time | _ | 8 | ns | | Trds | <pre>srl_rxd setup to srl_rclk fall time</pre> | 10 | _ | ns | | Trdh | <pre>srl_rxd hold after srl_rclk fall time</pre> | 5 | _ | ns | | Trel | srl_rxen low time | 120 | _ | ns | | Treh | srl_rxen hold after srl_rclk rise time | 10 | 100 | ns | <sup>&</sup>lt;sup>1</sup>Parameter design guarantee ## 3.6 MII/SYM Port Timing This section describes the MII/SYM port timing limits. ## 3.6.1 MII/SYM 10/100Mb/s and 10Mb/s Timing—Transmit Figure 10 shows the MII/SYM port transmit timing characteristics, and Table 22 lists the MII/SYM port transmit timing limits. Figure 10 MII/SYM Port Timing Diagram—Transmit Table 22 MII/SYM Port Timing—Transmit | | • | | | | | |---------------------------------|----------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | Symbol | Definition | Minimum | Typical | Maximum | Units | | $\overline{\mathrm{Tcc}^{1,2}}$ | mii/sym_tclk cycle time | _ | 40t | _ | ns | | $\mathrm{Tch}^2$ | mii/sym_tclk high time | 10t | _ | 26t | ns | | $\mathrm{Tcl}^2$ | mii/sym_tclk low time | 10t | _ | 26t | ns | | Tcr | mii/sym_tclk rise time | _ | 8 | _ | ns | | Tcf | mii/sym_tclk fall time | _ | 8 | _ | ns | | $\mathrm{Trv}^3$ | <pre>mii/sym_tclk rise to mii_txen valid time or mii/sym_tclk rise to mii/sym_txd valid time</pre> | _ | _ | 20 | ns | | Trh | <pre>mii_txen hold after mii/sym_tclk rise time</pre> | 5 | _ | _ | ns | $<sup>^1\</sup>pm 50$ parts per million. $<sup>^2</sup>t$ = 1 for 100Mb/s operation and t = 10 for 10Mb/s operation. <sup>&</sup>lt;sup>3</sup>Outputs transmit data (mii/sym\_txd) and transmit enable (mii\_txen) are driven internally from the rising edge of mii/sym\_tclk. ## 3.6.2 MII/SYM 10/100Mb/s Timing—Receive Figure 11 shows the MII/SYM port receive timing characteristics, and Table 23 lists the MII/SYM port receive timing limits. Figure 11 MII/SYM Port Timing Diagram—Receive Table 23 MII/SYM Port Timing—Receive | Symbol | Definition | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | $\overline{\mathrm{Tcc}^{1,2}}$ | mii/sym_rclk cycle time | _ | 40t | _ | ns | | $\mathrm{Tch^2}$ | mii/sym_rclk high time | 14t | _ | 26t | ns | | $\mathrm{Tcl}^2$ | mii/sym_rclk low time | 14t | _ | 26t | ns | | Tcr | mii/sym_rclk rise time | _ | 8 | _ | ns | | Tcf | mii/sym_rclk fall time | _ | 8 | _ | ns | | Tts <sup>3</sup> | <pre>mii/sym_rxd setup (both rise and fall transactions) to mii/sym_rclk rise time or mii_dv setup (both rise and fall transactions) to mii/sym_rclk rise time</pre> | 6 | _ | _ | ns | | Tth | mii/sym_rxd hold (both rise<br>and fall transactions) after<br>mii/sym_rclk rise time or<br>mii_dv hold (both rise and fall<br>transactions) after mii/sym_rclk<br>rise time | 10 | _ | _ | ns | <sup>&</sup>lt;sup>1</sup>±50 parts per million. $<sup>^{2}</sup>t$ = 1 for 100Mb/s operation and t = 10 for 10Mb/s operation. $<sup>^3</sup> Inputs$ receive data (mii/sym\_rxd) and data valid (mii\_dv) are latched internally on the rising edge of mii/sym\_rclk. ### 3.6.3 MII/SYM 10/100Mb/s Timing—Signal Detect Figure 12 shows the MII/SYM port signal detect timing characteristics, and Table 24 lists the MII/SYM port signal detect timing limits. Figure 12 MII/SYM Port Timing Diagram—Signal Detect Table 24 MII/SYM Port Timing—Signal Detect | Symbol | Definition | Minimum | Maximum | Units | |------------------|-----------------------------------------------------------------------------------|---------|---------|-------| | $\mathrm{Tts}^1$ | <pre>sd setup (both rise and fall transactions) to mii/sym_rclk fall time</pre> | 10 | _ | ns | | $\mathrm{Tth}^1$ | <pre>sd hold (both rise and fall transactions) after mii/sym_rclk fall time</pre> | 12 | _ | ns | $<sup>^1</sup>$ Input signal detect (sd) is latched internally on the falling edge of mii/sym\_rclk. ### 3.6.4 MII/SYM 10/100Mb/s Timing—Receive Error Figure 13 shows the MII/SYM port receive error timing characteristics, and Table 25 lists the MII/SYM port receive error timing limits. Figure 13 MII/SYM Port Timing Diagram—Receive Error Table 25 MII/SYM Port Timing—Receive Error | Symbol | Definition | Minimum | Maximum | Units | |------------------|----------------------------------------------------------------------------------------|---------|---------|-------| | Tts <sup>1</sup> | mii_err setup (both rise and fall transactions) to mii/sym_rclk rise time | 10 | _ | ns | | $\mathrm{Tth}^1$ | <pre>mii_err hold (both rise and fall transactions) after mii/sym_rclk rise time</pre> | 10 | _ | ns | $<sup>^1</sup>$ Input receive error (mii\_err) is latched internally on the rising edge of mii/sym\_rclk. ### 3.6.5 MII/SYM 10/100Mb/s Timing—Carrier Sense and Collision Figure 14 shows the MII/SYM port carrier sense and collision timing characteristics, and Table 26 lists the MII/SYM port carrier sense and collision timing limits. Figure 14 MII/SYM Port Timing Diagram—Carrier Sense and Collision Table 26 MII/SYM Port Timing—Carrier Sense and Collision | Symbol | Definition | Minimum | Maximum | Units | |--------|-----------------------------|---------|---------|-------| | Telh | mii_crs, mii_clsn high time | 20 | _ | ns | | | | | | | ## 3.7 Boot ROM Port Timing This section describes the boot ROM port timing. ### 3.7.1 Boot ROM Read Timing Figure 15 shows the boot ROM read timing characteristics, and Table 27 lists the boot ROM read timing limits. Figure 15 Boot ROM Read Timing Diagram Table 27 Boot ROM Read Timing Specifications | Symbol | Parameter | Minimum | Maximum | Units | |--------------------|---------------------------------------------------------|---------|---------|-------| | Tavav | Read cycle time | 120 | _ | ns | | Telqv | <pre>br_ce_l to output delay</pre> | _ | 120 | ns | | $Telqx^1$ | $br\_ce\_l$ to output enable | 0 | _ | ns | | Tehqz <sup>1</sup> | <pre>br_ce_l rising edge to output high impedance</pre> | _ | 55 | ns | | Toh | Output hold from <b>br_ce_l</b> change | 0 | _ | ns | | Tads | Address setup to latch enable high | 30 | _ | ns | | Tadh | Address hold from latch enable high | 30 | _ | ns | $<sup>^{1}</sup>$ Parameter design guarantee ### 3.7.2 Boot ROM Write Timing Figure 16 shows the boot ROM write timing characteristics, and Table 28 lists the boot ROM write timing limits. Figure 16 Boot ROM Write Timing Diagram Table 28 Boot ROM Write Timing Specifications | Symbol | Parameter | Minimum | Maximum | Units | |--------|---------------------------------------------|---------|---------|-------| | Tavav | Write cycle time | 120 | _ | ns | | Teleh | <pre>br_ce_l pulse width</pre> | 70 | _ | ns | | Taveh | Address setup to <b>br_ce_l</b> rising edge | 50 | _ | ns | | Tdveh | Data setup to <b>br_ce_l</b> rising edge | 50 | _ | ns | | Tehdx | Data hold from <b>br_ce_l</b> rising edge | 10 | _ | ns | | Tehax | Address hold from <b>br_ce_l</b> high | 15 | _ | ns | | Tads | Address setup to latch enable high | 30 | _ | ns | | Tadh | Address hold from latch enable high | 30 | _ | ns | ## 3.8 Serial ROM Port Timing Figure 17 shows the serial ROM port timing, and Table 29 lists the characteristics. This timing is identical to the timing for the MII management signals (mii\_mdio and mii\_mdc). Figure 17 Serial ROM Port Timing Diagram **Table 29 Serial ROM Port Timing Characteristics** | Symbol | Definition | Minimum | Maximum | Units | |------------------|------------|---------|---------|-------| | $Tsr^1$ | Rise time | _ | 10 | ns | | $\mathrm{Tsf}^1$ | Fall time | _ | 10 | ns | | - | | | | | <sup>&</sup>lt;sup>1</sup>Parameter design guarantee ## 3.9 External Register Timing Figure 18 shows the external register read timing characteristics, and Figure 19 shows its write timing characteristics. Table 30 lists the external register timing specifications for both read and write operations. Figure 18 External Register Read Timing Diagram Figure 19 External Register Write Timing Diagram **Table 30 External Register Timing Specifications** | Symbol | Parameter | Minimum | Maximum | Units | |--------------------|------------------------------------------------------------|---------|---------|-------| | Teleh | br_ce_l pulse width | 120 | _ | ns | | Read Timi | ng | | | | | Tpd | br_ce_l low to br_ad<7:0> valid | _ | 20 | ns | | Tehqz <sup>1</sup> | <pre>br_ce_l high to br_ad&lt;7:0&gt; high impedance</pre> | _ | 20 | ns | | Write Timi | ng | | | | | Ts | Data setup time prior to <b>br_ce_l</b> | 30 | _ | ns | | Th | Data hold after <b>br_ce_l</b> high | 30 | _ | ns | ## 3.10 Joint Test Action Group—Test Access Port This section provides the joint test action group (JTAG) test access port specifications. ## 3.10.1 JTAG dc Specifications Table 31 lists the dc specifications for the JTAG pins. Table 31 JTAG dc Specifications | 0 | Definition. | 0 | N#11 | | 11-2- | |----------|-----------------------------------------------------------------------------------|------------------------------------------------|---------|------------|---------| | Symbol | Definition | Conditions | Minimum | Maximum | Units | | $V_{oh}$ | Output high voltage | $I_{oh} = -4 \text{ mA}$ | 2.4 | _ | V | | $V_{ol}$ | Output low voltage | $I_{ol} = 4 \text{ mA}$ | _ | 0.4 | V | | $V_{ih}$ | Input high voltage | _ | 2.0 | _ | V | | $V_{il}$ | Input low voltage | _ | _ | 0.8 | V | | $I_{ip}$ | Input leakage current on pins with internal pull-up resistors (tdi, tms, and tck) | 0.0 <b>&lt;</b> Vin <b><vdd< b=""></vdd<></b> | _ | +20/-10001 | $\mu$ A | | $I_{oz}$ | Tristate output leakage current (tdo) | 0.0 <b>&lt;</b> Vout <b><vdd< b=""></vdd<></b> | _ | $\pm 20$ | $\mu$ A | $<sup>^{1}</sup>$ For **tdi**, **tms**, and **tck** pins that have internal pull-up resistors, the maximum leakage current of 1 mA can occur when Vin = 0 V. ### 3.10.2 JTAG Boundary-Scan Timing Figure 20 shows the JTAG boundary-scan timing, and Table 32 lists the interface signal timing relationships. Figure 20 JTAG Boundary-Scan Timing Diagram Table 32 JTAG Interface Signal Timing Relationships | Symbol | Parameter | Minimum | Maximum | Units | |------------|----------------|---------|---------|-------| | Tms_s | tms setup time | 20 | _ | ns | | $Tms_h$ | tms hold time | 5 | _ | ns | | $Tdi_s$ | tdi setup time | 20 | _ | ns | | Tdi_h | tdi hold time | 5 | _ | ns | | Tdo_d | tdo delay time | _ | 20 | ns | | $Tck\_r^1$ | tck rise time | _ | 3 | ns | | $Tck\_f^1$ | tck fall time | _ | 3 | ns | | Tck_cycle | tck cycle time | 90 | _ | ns | $<sup>^{1}</sup>$ Parameter design guarantee # 4 Mechanical Specifications The 21140A is contained in a 144-pin PQFP. Table 33 lists the mechanical specifications, and Figure 21 shows the mechanical layout of the 21140A. | Note | |------| | | The basic (BSC) value in Table 33 is the default tolerance. A value between 0 to 5 is $\pm 0.1$ A value between 5 to 30 is $\pm 0.2$ A value between 30 to 100 is $\pm 0.3$ **Table 33 Mechanical Specifications** | Item | Minimum <sup>1</sup> | Nominal <sup>1</sup> | Maximum <sup>1</sup> | |----------|----------------------|----------------------|----------------------| | A | _ | _ | 4.07 | | A1 | 0.25 | _ | _ | | A2 | 3.17 | 3.37 | 3.67 | | D | _ | $31.20~\mathrm{BSC}$ | _ | | D1 | _ | $28.00~\mathrm{BSC}$ | _ | | D3 | _ | 22.75 reference | _ | | L | 0.65 | 0.80 | 1.00 | | N | _ | 144 | _ | | P | _ | $0.65~\mathrm{BSC}$ | _ | | W | 0.22 | 0.30 | 0.38 | | $\alpha$ | 0° | _ | 7° | $<sup>^{1}</sup>$ All dimensions (except $\alpha$ ) are in millimeters. Figure 21 Mechanical Layout of the 21140A ## **Technical Support and Ordering Information** ### **Technical Support** If you need technical support or help deciding which literature best meets your needs, call the Digital Semiconductor Information Line: United States and Canada 1-800-332-2717 Outside North America +1-508-628-4760 ### **Ordering Digital Semiconductor Products** To order the Digital Semiconductor 21140A PCI Fast Ethernet LAN Controller and evaluation board, contact your local distributor. You can order the following semiconductor products from Digital: | Product | Order Number | |------------------------------------------------------------------|--------------| | Digital Semiconductor 21140A PCI Fast Ethernet LAN<br>Controller | 21140–AC | | Digital Semiconductor 21140A TX Evaluation Board Kit | 21A40-TX | | Digital Semiconductor 21140A T4 Evaluation Board Kit | 21A40-T4 | #### **Ordering Associated Literature** The following table lists some of the available Digital Semiconductor literature. For a complete list, contact the Digital Semiconductor Information Line. | Title | Order Number | |--------------------------------------------------------------------------------------------|--------------| | Digital Semiconductor 21140A PCI Fast Ethernet LAN<br>Controller Product Brief | EC-QN7MB-TE | | Digital Semiconductor 21140A PCI Fast Ethernet LAN<br>Controller Hardware Reference Manual | EC-QN7NC-TE | # **Ordering Third-Party Literature** You can order the following third-party literature directly from the vendor: | Title | Vendor | |---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | PCI Local Bus Specification Revision 2.1<br>PCI BIOS Specification Revision 2.1 | PCI Special Interest Group<br>1–800–433–5177 (U.S.)<br>1–503–797–4207 (International)<br>1–503–234–6762 (FAX) |